blob: 6d9d0fb002722ecd407e3ceb9f6de269f2df0e8c [file] [log] [blame]
Sandrine Bailleux798140d2014-07-17 16:06:39 +01001/*
2 * Copyright (c) 2014, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __PLATFORM_DEF_H__
32#define __PLATFORM_DEF_H__
33
34#include <arch.h>
Sandrine Bailleux1fe43362014-07-17 09:56:29 +010035#include "../juno_def.h"
Sandrine Bailleux798140d2014-07-17 16:06:39 +010036
37/*******************************************************************************
38 * Platform binary types for linking
39 ******************************************************************************/
40#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
41#define PLATFORM_LINKER_ARCH aarch64
42
43/*******************************************************************************
44 * Generic platform constants
45 ******************************************************************************/
46
47/* Size of cacheable stacks */
48#define PLATFORM_STACK_SIZE 0x800
49
50#define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n"
51
52/* Trusted Boot Firmware BL2 */
53#define BL2_IMAGE_NAME "bl2.bin"
54
55/* EL3 Runtime Firmware BL3-1 */
56#define BL31_IMAGE_NAME "bl31.bin"
57
58/* SCP Firmware BL3-0 */
59#define BL30_IMAGE_NAME "bl30.bin"
60
61/* Secure Payload BL3-2 (Trusted OS) */
62#define BL32_IMAGE_NAME "bl32.bin"
63
64/* Non-Trusted Firmware BL3-3 */
65#define BL33_IMAGE_NAME "bl33.bin" /* e.g. UEFI */
66
67/* Firmware Image Package */
68#define FIP_IMAGE_NAME "fip.bin"
69
70#define PLATFORM_CACHE_LINE_SIZE 64
71#define PLATFORM_CLUSTER_COUNT 2
72#define PLATFORM_CORE_COUNT 6
73#define PLATFORM_NUM_AFFS (PLATFORM_CLUSTER_COUNT + \
74 PLATFORM_CORE_COUNT)
75#define MAX_IO_DEVICES 3
76#define MAX_IO_HANDLES 4
77
78/*******************************************************************************
79 * Platform memory map related constants
80 ******************************************************************************/
81#define FLASH_BASE 0x08000000
82#define FLASH_SIZE 0x04000000
83
84/* Bypass offset from start of NOR flash */
85#define BL1_ROM_BYPASS_OFFSET 0x03EC0000
86
87#ifndef TZROM_BASE
88/* Use the bypass address */
89#define TZROM_BASE FLASH_BASE + BL1_ROM_BYPASS_OFFSET
90#endif
91#define TZROM_SIZE 0x00010000
92
93#define TZRAM_BASE 0x04001000
94#define TZRAM_SIZE 0x0003F000
95
96/*******************************************************************************
97 * BL1 specific defines.
98 * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 base
99 * addresses.
100 ******************************************************************************/
101#define BL1_RO_BASE TZROM_BASE
102#define BL1_RO_LIMIT (TZROM_BASE + TZROM_SIZE)
103#define BL1_RW_BASE TZRAM_BASE
104#define BL1_RW_LIMIT BL31_BASE
105
106/*******************************************************************************
107 * BL2 specific defines.
108 ******************************************************************************/
109#define BL2_BASE (TZRAM_BASE + TZRAM_SIZE - 0xd000)
110#define BL2_LIMIT (TZRAM_BASE + TZRAM_SIZE)
111
112/*******************************************************************************
113 * Load address of BL3-0 in the Juno port
114 * BL3-0 is loaded to the same place as BL3-1. Once BL3-0 is transferred to the
115 * SCP, it is discarded and BL3-1 is loaded over the top.
116 ******************************************************************************/
117#define BL30_BASE BL31_BASE
118
119/*******************************************************************************
120 * BL3-1 specific defines.
121 ******************************************************************************/
122#define BL31_BASE (TZRAM_BASE + 0x8000)
123#define BL31_LIMIT BL32_BASE
124
125/*******************************************************************************
126 * BL3-2 specific defines.
127 ******************************************************************************/
128#define TSP_SEC_MEM_BASE TZRAM_BASE
129#define TSP_SEC_MEM_SIZE TZRAM_SIZE
130#define BL32_BASE (TZRAM_BASE + TZRAM_SIZE - 0x1d000)
131#define BL32_LIMIT BL2_BASE
132
133/*******************************************************************************
134 * Load address of BL3-3 in the Juno port
135 ******************************************************************************/
136#define NS_IMAGE_OFFSET 0xE0000000
137
138/*******************************************************************************
139 * Platform specific page table and MMU setup constants
140 ******************************************************************************/
141#define ADDR_SPACE_SIZE (1ull << 32)
142#define MAX_XLAT_TABLES 2
143#define MAX_MMAP_REGIONS 16
144
145/*******************************************************************************
Sandrine Bailleux1fe43362014-07-17 09:56:29 +0100146 * ID of the secure physical generic timer interrupt used by the TSP
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100147 ******************************************************************************/
Sandrine Bailleux1fe43362014-07-17 09:56:29 +0100148#define TSP_IRQ_SEC_PHY_TIMER IRQ_SEC_PHY_TIMER
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100149
150/*******************************************************************************
151 * Declarations and constants to access the mailboxes safely. Each mailbox is
152 * aligned on the biggest cache line size in the platform. This is known only
153 * to the platform as it might have a combination of integrated and external
154 * caches. Such alignment ensures that two maiboxes do not sit on the same cache
155 * line at any cache level. They could belong to different cpus/clusters &
156 * get written while being protected by different locks causing corruption of
157 * a valid mailbox address.
158 ******************************************************************************/
159#define CACHE_WRITEBACK_SHIFT 6
160#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
161
162#endif /* __PLATFORM_DEF_H__ */