blob: 9319004eae5fb55c067992914c706dd2a76767e7 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Soby Mathew7d5a2e72018-01-10 15:59:31 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Yatharth Kocharf9a0f162016-09-13 17:07:57 +01007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <string.h>
9
10#include <platform_def.h>
11
12#include <arch_helpers.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
15#include <common/desc_image_load.h>
16#include <drivers/generic_delay_timer.h>
Summer Qin9db8f2e2017-04-24 16:49:28 +010017#ifdef SPD_opteed
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <lib/optee_utils.h>
Summer Qin9db8f2e2017-04-24 16:49:28 +010019#endif
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000020#include <lib/utils.h>
21#include <plat/common/platform.h>
22
23#include <arm_def.h>
Dan Handley9df48042015-03-19 18:58:55 +000024#include <plat_arm.h>
Dan Handley9df48042015-03-19 18:58:55 +000025
Dan Handley9df48042015-03-19 18:58:55 +000026/* Data structure which holds the extents of the trusted SRAM for BL2 */
27static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
28
Soby Mathewc44110d2018-02-20 12:50:47 +000029/*
Soby Mathewaf14b462018-06-01 16:53:38 +010030 * Check that BL2_BASE is above ARM_TB_FW_CONFIG_LIMIT. This reserved page is
31 * for `meminfo_t` data structure and fw_configs passed from BL1.
Soby Mathewc44110d2018-02-20 12:50:47 +000032 */
Soby Mathewaf14b462018-06-01 16:53:38 +010033CASSERT(BL2_BASE >= ARM_TB_FW_CONFIG_LIMIT, assert_bl2_base_overflows);
Soby Mathewc44110d2018-02-20 12:50:47 +000034
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010035/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew7d5a2e72018-01-10 15:59:31 +000036#pragma weak bl2_early_platform_setup2
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010037#pragma weak bl2_platform_setup
38#pragma weak bl2_plat_arch_setup
39#pragma weak bl2_plat_sec_mem_layout
40
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010041#define MAP_BL2_TOTAL MAP_REGION_FLAT( \
42 bl2_tzram_layout.total_base, \
43 bl2_tzram_layout.total_size, \
44 MT_MEMORY | MT_RW | MT_SECURE)
45
Dimitris Papastamos9576baa2018-06-08 13:17:26 +010046
Daniel Boulby07d26872018-06-27 16:45:48 +010047#pragma weak arm_bl2_plat_handle_post_image_load
Dimitris Papastamos9576baa2018-06-08 13:17:26 +010048
Dan Handley9df48042015-03-19 18:58:55 +000049/*******************************************************************************
50 * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
51 * in x0. This memory layout is sitting at the base of the free trusted SRAM.
52 * Copy it to a safe location before its reclaimed by later BL2 functionality.
53 ******************************************************************************/
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020054void arm_bl2_early_platform_setup(uintptr_t tb_fw_config,
55 struct meminfo *mem_layout)
Dan Handley9df48042015-03-19 18:58:55 +000056{
57 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +010058 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +000059
60 /* Setup the BL2 memory layout */
61 bl2_tzram_layout = *mem_layout;
62
63 /* Initialise the IO layer and register platform IO devices */
64 plat_arm_io_setup();
Soby Mathew96a1c6b2018-01-15 14:45:33 +000065
Soby Mathewcc364842018-02-21 01:16:39 +000066 if (tb_fw_config != 0U)
Soby Mathew96a1c6b2018-01-15 14:45:33 +000067 arm_bl2_set_tb_cfg_addr((void *)tb_fw_config);
Dan Handley9df48042015-03-19 18:58:55 +000068}
69
Soby Mathew7d5a2e72018-01-10 15:59:31 +000070void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
Dan Handley9df48042015-03-19 18:58:55 +000071{
Soby Mathew96a1c6b2018-01-15 14:45:33 +000072 arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);
73
Soby Mathew1ced6b82017-06-12 12:37:10 +010074 generic_delay_timer_init();
Dan Handley9df48042015-03-19 18:58:55 +000075}
76
77/*
Soby Mathew45e39e22018-03-26 15:16:46 +010078 * Perform BL2 preload setup. Currently we initialise the dynamic
79 * configuration here.
Dan Handley9df48042015-03-19 18:58:55 +000080 */
Soby Mathew45e39e22018-03-26 15:16:46 +010081void bl2_plat_preload_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +000082{
Soby Mathew96a1c6b2018-01-15 14:45:33 +000083 arm_bl2_dyn_cfg_init();
Soby Mathew45e39e22018-03-26 15:16:46 +010084}
Soby Mathew96a1c6b2018-01-15 14:45:33 +000085
Soby Mathew45e39e22018-03-26 15:16:46 +010086/*
87 * Perform ARM standard platform setup.
88 */
89void arm_bl2_platform_setup(void)
90{
Dan Handley9df48042015-03-19 18:58:55 +000091 /* Initialize the secure environment */
92 plat_arm_security_setup();
Roberto Vargasa1c16b62017-08-03 09:16:43 +010093
94#if defined(PLAT_ARM_MEM_PROT_ADDR)
Roberto Vargas550eb082018-01-05 16:00:05 +000095 arm_nor_psci_do_static_mem_protect();
Roberto Vargasa1c16b62017-08-03 09:16:43 +010096#endif
Dan Handley9df48042015-03-19 18:58:55 +000097}
98
99void bl2_platform_setup(void)
100{
101 arm_bl2_platform_setup();
102}
103
104/*******************************************************************************
105 * Perform the very early platform specific architectural setup here. At the
106 * moment this is only initializes the mmu in a quick and dirty way.
107 ******************************************************************************/
108void arm_bl2_plat_arch_setup(void)
109{
Soby Mathewb9856482018-09-18 11:42:42 +0100110#if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
111 /*
112 * Ensure ARM platforms don't use coherent memory in BL2 unless
113 * cryptocell integration is enabled.
114 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100115 assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
Dan Handley9df48042015-03-19 18:58:55 +0000116#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100117
118 const mmap_region_t bl_regions[] = {
119 MAP_BL2_TOTAL,
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100120 ARM_MAP_BL_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100121#if USE_ROMLIB
122 ARM_MAP_ROMLIB_CODE,
123 ARM_MAP_ROMLIB_DATA,
124#endif
Soby Mathewb9856482018-09-18 11:42:42 +0100125#if ARM_CRYPTOCELL_INTEG
126 ARM_MAP_BL_COHERENT_RAM,
127#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100128 {0}
129 };
130
Roberto Vargas344ff022018-10-19 16:44:18 +0100131 setup_page_tables(bl_regions, plat_arm_get_mmap());
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100132
133#ifdef AARCH32
Antonio Nino Diaz533d3a82018-08-07 16:35:19 +0100134 enable_mmu_svc_mon(0);
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100135#else
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100136 enable_mmu_el1(0);
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100137#endif
Roberto Vargase3adc372018-05-23 09:27:06 +0100138
139 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000140}
141
142void bl2_plat_arch_setup(void)
143{
144 arm_bl2_plat_arch_setup();
145}
146
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000147int arm_bl2_handle_post_image_load(unsigned int image_id)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100148{
149 int err = 0;
150 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
Summer Qin9db8f2e2017-04-24 16:49:28 +0100151#ifdef SPD_opteed
152 bl_mem_params_node_t *pager_mem_params = NULL;
153 bl_mem_params_node_t *paged_mem_params = NULL;
154#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100155 assert(bl_mem_params);
156
157 switch (image_id) {
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100158#ifdef AARCH64
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100159 case BL32_IMAGE_ID:
Summer Qin9db8f2e2017-04-24 16:49:28 +0100160#ifdef SPD_opteed
161 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
162 assert(pager_mem_params);
163
164 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
165 assert(paged_mem_params);
166
167 err = parse_optee_header(&bl_mem_params->ep_info,
168 &pager_mem_params->image_info,
169 &paged_mem_params->image_info);
170 if (err != 0) {
171 WARN("OPTEE header parse error.\n");
172 }
173#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100174 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
175 break;
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100176#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100177
178 case BL33_IMAGE_ID:
179 /* BL33 expects to receive the primary CPU MPID (through r0) */
180 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
181 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
182 break;
183
184#ifdef SCP_BL2_BASE
185 case SCP_BL2_IMAGE_ID:
186 /* The subsequent handling of SCP_BL2 is platform specific */
187 err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
188 if (err) {
189 WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
190 }
191 break;
192#endif
Jonathan Wrightff957ed2018-03-14 15:24:00 +0000193 default:
194 /* Do nothing in default case */
195 break;
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100196 }
197
198 return err;
199}
200
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000201/*******************************************************************************
202 * This function can be used by the platforms to update/use image
203 * information for given `image_id`.
204 ******************************************************************************/
Daniel Boulby07d26872018-06-27 16:45:48 +0100205int arm_bl2_plat_handle_post_image_load(unsigned int image_id)
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000206{
207 return arm_bl2_handle_post_image_load(image_id);
208}
209
Daniel Boulby07d26872018-06-27 16:45:48 +0100210int bl2_plat_handle_post_image_load(unsigned int image_id)
211{
212 return arm_bl2_plat_handle_post_image_load(image_id);
213}