Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 1 | /* |
Dimitris Papastamos | b63c6f1 | 2018-01-11 15:29:36 +0000 | [diff] [blame] | 2 | * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef __CONTEXT_H__ |
| 8 | #define __CONTEXT_H__ |
| 9 | |
Jeenu Viswambharan | 96c7df0 | 2017-11-30 12:54:15 +0000 | [diff] [blame] | 10 | #include <utils_def.h> |
| 11 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 12 | /******************************************************************************* |
Achin Gupta | 07f4e07 | 2014-02-02 12:02:23 +0000 | [diff] [blame] | 13 | * Constants that allow assembler code to access members of and the 'gp_regs' |
| 14 | * structure at their correct offsets. |
| 15 | ******************************************************************************/ |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 16 | #define CTX_GPREGS_OFFSET U(0x0) |
| 17 | #define CTX_GPREG_X0 U(0x0) |
| 18 | #define CTX_GPREG_X1 U(0x8) |
| 19 | #define CTX_GPREG_X2 U(0x10) |
| 20 | #define CTX_GPREG_X3 U(0x18) |
| 21 | #define CTX_GPREG_X4 U(0x20) |
| 22 | #define CTX_GPREG_X5 U(0x28) |
| 23 | #define CTX_GPREG_X6 U(0x30) |
| 24 | #define CTX_GPREG_X7 U(0x38) |
| 25 | #define CTX_GPREG_X8 U(0x40) |
| 26 | #define CTX_GPREG_X9 U(0x48) |
| 27 | #define CTX_GPREG_X10 U(0x50) |
| 28 | #define CTX_GPREG_X11 U(0x58) |
| 29 | #define CTX_GPREG_X12 U(0x60) |
| 30 | #define CTX_GPREG_X13 U(0x68) |
| 31 | #define CTX_GPREG_X14 U(0x70) |
| 32 | #define CTX_GPREG_X15 U(0x78) |
| 33 | #define CTX_GPREG_X16 U(0x80) |
| 34 | #define CTX_GPREG_X17 U(0x88) |
| 35 | #define CTX_GPREG_X18 U(0x90) |
| 36 | #define CTX_GPREG_X19 U(0x98) |
| 37 | #define CTX_GPREG_X20 U(0xa0) |
| 38 | #define CTX_GPREG_X21 U(0xa8) |
| 39 | #define CTX_GPREG_X22 U(0xb0) |
| 40 | #define CTX_GPREG_X23 U(0xb8) |
| 41 | #define CTX_GPREG_X24 U(0xc0) |
| 42 | #define CTX_GPREG_X25 U(0xc8) |
| 43 | #define CTX_GPREG_X26 U(0xd0) |
| 44 | #define CTX_GPREG_X27 U(0xd8) |
| 45 | #define CTX_GPREG_X28 U(0xe0) |
| 46 | #define CTX_GPREG_X29 U(0xe8) |
| 47 | #define CTX_GPREG_LR U(0xf0) |
| 48 | #define CTX_GPREG_SP_EL0 U(0xf8) |
| 49 | #define CTX_GPREGS_END U(0x100) |
Achin Gupta | 07f4e07 | 2014-02-02 12:02:23 +0000 | [diff] [blame] | 50 | |
| 51 | /******************************************************************************* |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 52 | * Constants that allow assembler code to access members of and the 'el3_state' |
| 53 | * structure at their correct offsets. Note that some of the registers are only |
| 54 | * 32-bits wide but are stored as 64-bit values for convenience |
| 55 | ******************************************************************************/ |
Dimitris Papastamos | b63c6f1 | 2018-01-11 15:29:36 +0000 | [diff] [blame] | 56 | #define CTX_EL3STATE_OFFSET (CTX_GPREGS_OFFSET + CTX_GPREGS_END) |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 57 | #define CTX_SCR_EL3 U(0x0) |
Jeenu Viswambharan | 96c7df0 | 2017-11-30 12:54:15 +0000 | [diff] [blame] | 58 | #define CTX_ESR_EL3 U(0x8) |
| 59 | #define CTX_RUNTIME_SP U(0x10) |
| 60 | #define CTX_SPSR_EL3 U(0x18) |
| 61 | #define CTX_ELR_EL3 U(0x20) |
| 62 | #define CTX_UNUSED U(0x28) |
| 63 | #define CTX_EL3STATE_END U(0x30) |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 64 | |
| 65 | /******************************************************************************* |
| 66 | * Constants that allow assembler code to access members of and the |
| 67 | * 'el1_sys_regs' structure at their correct offsets. Note that some of the |
| 68 | * registers are only 32-bits wide but are stored as 64-bit values for |
| 69 | * convenience |
| 70 | ******************************************************************************/ |
| 71 | #define CTX_SYSREGS_OFFSET (CTX_EL3STATE_OFFSET + CTX_EL3STATE_END) |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 72 | #define CTX_SPSR_EL1 U(0x0) |
| 73 | #define CTX_ELR_EL1 U(0x8) |
| 74 | #define CTX_SCTLR_EL1 U(0x10) |
| 75 | #define CTX_ACTLR_EL1 U(0x18) |
| 76 | #define CTX_CPACR_EL1 U(0x20) |
| 77 | #define CTX_CSSELR_EL1 U(0x28) |
| 78 | #define CTX_SP_EL1 U(0x30) |
| 79 | #define CTX_ESR_EL1 U(0x38) |
| 80 | #define CTX_TTBR0_EL1 U(0x40) |
| 81 | #define CTX_TTBR1_EL1 U(0x48) |
| 82 | #define CTX_MAIR_EL1 U(0x50) |
| 83 | #define CTX_AMAIR_EL1 U(0x58) |
| 84 | #define CTX_TCR_EL1 U(0x60) |
| 85 | #define CTX_TPIDR_EL1 U(0x68) |
| 86 | #define CTX_TPIDR_EL0 U(0x70) |
| 87 | #define CTX_TPIDRRO_EL0 U(0x78) |
| 88 | #define CTX_PAR_EL1 U(0x80) |
| 89 | #define CTX_FAR_EL1 U(0x88) |
| 90 | #define CTX_AFSR0_EL1 U(0x90) |
| 91 | #define CTX_AFSR1_EL1 U(0x98) |
| 92 | #define CTX_CONTEXTIDR_EL1 U(0xa0) |
| 93 | #define CTX_VBAR_EL1 U(0xa8) |
David Cunado | 4168f2f | 2017-10-02 17:41:39 +0100 | [diff] [blame] | 94 | #define CTX_PMCR_EL0 U(0xb0) |
Soby Mathew | d75d2ba | 2016-05-17 14:01:32 +0100 | [diff] [blame] | 95 | |
| 96 | /* |
| 97 | * If the platform is AArch64-only, there is no need to save and restore these |
| 98 | * AArch32 registers. |
| 99 | */ |
| 100 | #if CTX_INCLUDE_AARCH32_REGS |
David Cunado | 4168f2f | 2017-10-02 17:41:39 +0100 | [diff] [blame] | 101 | #define CTX_SPSR_ABT U(0xc0) /* Align to the next 16 byte boundary */ |
| 102 | #define CTX_SPSR_UND U(0xc8) |
| 103 | #define CTX_SPSR_IRQ U(0xd0) |
| 104 | #define CTX_SPSR_FIQ U(0xd8) |
| 105 | #define CTX_DACR32_EL2 U(0xe0) |
| 106 | #define CTX_IFSR32_EL2 U(0xe8) |
David Cunado | d1a1fd4 | 2017-10-20 11:30:57 +0100 | [diff] [blame] | 107 | #define CTX_TIMER_SYSREGS_OFF U(0xf0) /* Align to the next 16 byte boundary */ |
Soby Mathew | d75d2ba | 2016-05-17 14:01:32 +0100 | [diff] [blame] | 108 | #else |
David Cunado | 4168f2f | 2017-10-02 17:41:39 +0100 | [diff] [blame] | 109 | #define CTX_TIMER_SYSREGS_OFF U(0xc0) /* Align to the next 16 byte boundary */ |
Soby Mathew | d75d2ba | 2016-05-17 14:01:32 +0100 | [diff] [blame] | 110 | #endif /* __CTX_INCLUDE_AARCH32_REGS__ */ |
| 111 | |
Jeenu Viswambharan | d1b6015 | 2014-05-12 15:28:47 +0100 | [diff] [blame] | 112 | /* |
| 113 | * If the timer registers aren't saved and restored, we don't have to reserve |
| 114 | * space for them in the context |
| 115 | */ |
| 116 | #if NS_TIMER_SWITCH |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 117 | #define CTX_CNTP_CTL_EL0 (CTX_TIMER_SYSREGS_OFF + U(0x0)) |
| 118 | #define CTX_CNTP_CVAL_EL0 (CTX_TIMER_SYSREGS_OFF + U(0x8)) |
| 119 | #define CTX_CNTV_CTL_EL0 (CTX_TIMER_SYSREGS_OFF + U(0x10)) |
| 120 | #define CTX_CNTV_CVAL_EL0 (CTX_TIMER_SYSREGS_OFF + U(0x18)) |
| 121 | #define CTX_CNTKCTL_EL1 (CTX_TIMER_SYSREGS_OFF + U(0x20)) |
| 122 | #define CTX_SYSREGS_END (CTX_TIMER_SYSREGS_OFF + U(0x30)) /* Align to the next 16 byte boundary */ |
Jeenu Viswambharan | d1b6015 | 2014-05-12 15:28:47 +0100 | [diff] [blame] | 123 | #else |
Soby Mathew | d75d2ba | 2016-05-17 14:01:32 +0100 | [diff] [blame] | 124 | #define CTX_SYSREGS_END CTX_TIMER_SYSREGS_OFF |
| 125 | #endif /* __NS_TIMER_SWITCH__ */ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 126 | |
| 127 | /******************************************************************************* |
| 128 | * Constants that allow assembler code to access members of and the 'fp_regs' |
| 129 | * structure at their correct offsets. |
| 130 | ******************************************************************************/ |
| 131 | #define CTX_FPREGS_OFFSET (CTX_SYSREGS_OFFSET + CTX_SYSREGS_END) |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 132 | #if CTX_INCLUDE_FPREGS |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 133 | #define CTX_FP_Q0 U(0x0) |
| 134 | #define CTX_FP_Q1 U(0x10) |
| 135 | #define CTX_FP_Q2 U(0x20) |
| 136 | #define CTX_FP_Q3 U(0x30) |
| 137 | #define CTX_FP_Q4 U(0x40) |
| 138 | #define CTX_FP_Q5 U(0x50) |
| 139 | #define CTX_FP_Q6 U(0x60) |
| 140 | #define CTX_FP_Q7 U(0x70) |
| 141 | #define CTX_FP_Q8 U(0x80) |
| 142 | #define CTX_FP_Q9 U(0x90) |
| 143 | #define CTX_FP_Q10 U(0xa0) |
| 144 | #define CTX_FP_Q11 U(0xb0) |
| 145 | #define CTX_FP_Q12 U(0xc0) |
| 146 | #define CTX_FP_Q13 U(0xd0) |
| 147 | #define CTX_FP_Q14 U(0xe0) |
| 148 | #define CTX_FP_Q15 U(0xf0) |
| 149 | #define CTX_FP_Q16 U(0x100) |
| 150 | #define CTX_FP_Q17 U(0x110) |
| 151 | #define CTX_FP_Q18 U(0x120) |
| 152 | #define CTX_FP_Q19 U(0x130) |
| 153 | #define CTX_FP_Q20 U(0x140) |
| 154 | #define CTX_FP_Q21 U(0x150) |
| 155 | #define CTX_FP_Q22 U(0x160) |
| 156 | #define CTX_FP_Q23 U(0x170) |
| 157 | #define CTX_FP_Q24 U(0x180) |
| 158 | #define CTX_FP_Q25 U(0x190) |
| 159 | #define CTX_FP_Q26 U(0x1a0) |
| 160 | #define CTX_FP_Q27 U(0x1b0) |
| 161 | #define CTX_FP_Q28 U(0x1c0) |
| 162 | #define CTX_FP_Q29 U(0x1d0) |
| 163 | #define CTX_FP_Q30 U(0x1e0) |
| 164 | #define CTX_FP_Q31 U(0x1f0) |
| 165 | #define CTX_FP_FPSR U(0x200) |
| 166 | #define CTX_FP_FPCR U(0x208) |
David Cunado | d1a1fd4 | 2017-10-20 11:30:57 +0100 | [diff] [blame] | 167 | #if CTX_INCLUDE_AARCH32_REGS |
| 168 | #define CTX_FP_FPEXC32_EL2 U(0x210) |
| 169 | #define CTX_FPREGS_END U(0x220) /* Align to the next 16 byte boundary */ |
| 170 | #else |
| 171 | #define CTX_FPREGS_END U(0x210) /* Align to the next 16 byte boundary */ |
| 172 | #endif |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 173 | #else |
| 174 | #define CTX_FPREGS_END U(0) |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 175 | #endif |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 176 | |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 177 | #define CTX_CVE_2018_3639_OFFSET (CTX_FPREGS_OFFSET + CTX_FPREGS_END) |
| 178 | #define CTX_CVE_2018_3639_DISABLE U(0) |
| 179 | #define CTX_CVE_2018_3639_END U(0x10) /* Align to the next 16 byte boundary */ |
| 180 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 181 | #ifndef __ASSEMBLY__ |
| 182 | |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 183 | #include <cassert.h> |
Andrew Thoelke | c02dbd6 | 2014-06-02 10:00:25 +0100 | [diff] [blame] | 184 | #include <platform_def.h> /* for CACHE_WRITEBACK_GRANULE */ |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 185 | #include <stdint.h> |
| 186 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 187 | /* |
| 188 | * Common constants to help define the 'cpu_context' structure and its |
| 189 | * members below. |
| 190 | */ |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 191 | #define DWORD_SHIFT U(3) |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 192 | #define DEFINE_REG_STRUCT(name, num_regs) \ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 193 | typedef struct name { \ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 194 | uint64_t _regs[num_regs]; \ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 195 | } __aligned(16) name##_t |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 196 | |
| 197 | /* Constants to determine the size of individual context structures */ |
Achin Gupta | 07f4e07 | 2014-02-02 12:02:23 +0000 | [diff] [blame] | 198 | #define CTX_GPREG_ALL (CTX_GPREGS_END >> DWORD_SHIFT) |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 199 | #define CTX_SYSREG_ALL (CTX_SYSREGS_END >> DWORD_SHIFT) |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 200 | #if CTX_INCLUDE_FPREGS |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 201 | #define CTX_FPREG_ALL (CTX_FPREGS_END >> DWORD_SHIFT) |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 202 | #endif |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 203 | #define CTX_EL3STATE_ALL (CTX_EL3STATE_END >> DWORD_SHIFT) |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 204 | #define CTX_CVE_2018_3639_ALL (CTX_CVE_2018_3639_END >> DWORD_SHIFT) |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 205 | |
| 206 | /* |
Soby Mathew | 6c5192a | 2014-04-30 15:36:37 +0100 | [diff] [blame] | 207 | * AArch64 general purpose register context structure. Usually x0-x18, |
| 208 | * lr are saved as the compiler is expected to preserve the remaining |
Achin Gupta | 07f4e07 | 2014-02-02 12:02:23 +0000 | [diff] [blame] | 209 | * callee saved registers if used by the C runtime and the assembler |
Soby Mathew | 6c5192a | 2014-04-30 15:36:37 +0100 | [diff] [blame] | 210 | * does not touch the remaining. But in case of world switch during |
| 211 | * exception handling, we need to save the callee registers too. |
Achin Gupta | 07f4e07 | 2014-02-02 12:02:23 +0000 | [diff] [blame] | 212 | */ |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 213 | DEFINE_REG_STRUCT(gp_regs, CTX_GPREG_ALL); |
Achin Gupta | 07f4e07 | 2014-02-02 12:02:23 +0000 | [diff] [blame] | 214 | |
| 215 | /* |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 216 | * AArch64 EL1 system register context structure for preserving the |
| 217 | * architectural state during switches from one security state to |
| 218 | * another in EL1. |
| 219 | */ |
| 220 | DEFINE_REG_STRUCT(el1_sys_regs, CTX_SYSREG_ALL); |
| 221 | |
| 222 | /* |
| 223 | * AArch64 floating point register context structure for preserving |
| 224 | * the floating point state during switches from one security state to |
| 225 | * another. |
| 226 | */ |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 227 | #if CTX_INCLUDE_FPREGS |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 228 | DEFINE_REG_STRUCT(fp_regs, CTX_FPREG_ALL); |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 229 | #endif |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 230 | |
| 231 | /* |
| 232 | * Miscellaneous registers used by EL3 firmware to maintain its state |
| 233 | * across exception entries and exits |
| 234 | */ |
| 235 | DEFINE_REG_STRUCT(el3_state, CTX_EL3STATE_ALL); |
| 236 | |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 237 | /* Function pointer used by CVE-2018-3639 dynamic mitigation */ |
| 238 | DEFINE_REG_STRUCT(cve_2018_3639, CTX_CVE_2018_3639_ALL); |
| 239 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 240 | /* |
| 241 | * Macros to access members of any of the above structures using their |
| 242 | * offsets |
| 243 | */ |
| 244 | #define read_ctx_reg(ctx, offset) ((ctx)->_regs[offset >> DWORD_SHIFT]) |
| 245 | #define write_ctx_reg(ctx, offset, val) (((ctx)->_regs[offset >> DWORD_SHIFT]) \ |
| 246 | = val) |
| 247 | |
| 248 | /* |
| 249 | * Top-level context structure which is used by EL3 firmware to |
| 250 | * preserve the state of a core at EL1 in one of the two security |
| 251 | * states and save enough EL3 meta data to be able to return to that |
| 252 | * EL and security state. The context management library will be used |
| 253 | * to ensure that SP_EL3 always points to an instance of this |
| 254 | * structure at exception entry and exit. Each instance will |
| 255 | * correspond to either the secure or the non-secure state. |
| 256 | */ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 257 | typedef struct cpu_context { |
| 258 | gp_regs_t gpregs_ctx; |
| 259 | el3_state_t el3state_ctx; |
| 260 | el1_sys_regs_t sysregs_ctx; |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 261 | #if CTX_INCLUDE_FPREGS |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 262 | fp_regs_t fpregs_ctx; |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 263 | #endif |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 264 | cve_2018_3639_t cve_2018_3639_ctx; |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 265 | } cpu_context_t; |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 266 | |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 267 | /* Macros to access members of the 'cpu_context_t' structure */ |
| 268 | #define get_el3state_ctx(h) (&((cpu_context_t *) h)->el3state_ctx) |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 269 | #if CTX_INCLUDE_FPREGS |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 270 | #define get_fpregs_ctx(h) (&((cpu_context_t *) h)->fpregs_ctx) |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 271 | #endif |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 272 | #define get_sysregs_ctx(h) (&((cpu_context_t *) h)->sysregs_ctx) |
| 273 | #define get_gpregs_ctx(h) (&((cpu_context_t *) h)->gpregs_ctx) |
Dimitris Papastamos | bb1fd5b | 2018-06-07 11:29:15 +0100 | [diff] [blame] | 274 | #define get_cve_2018_3639_ctx(h) (&((cpu_context_t *) h)->cve_2018_3639_ctx) |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 275 | |
| 276 | /* |
| 277 | * Compile time assertions related to the 'cpu_context' structure to |
| 278 | * ensure that the assembler and the compiler view of the offsets of |
| 279 | * the structure members is the same. |
| 280 | */ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 281 | CASSERT(CTX_GPREGS_OFFSET == __builtin_offsetof(cpu_context_t, gpregs_ctx), \ |
Achin Gupta | 07f4e07 | 2014-02-02 12:02:23 +0000 | [diff] [blame] | 282 | assert_core_context_gp_offset_mismatch); |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 283 | CASSERT(CTX_SYSREGS_OFFSET == __builtin_offsetof(cpu_context_t, sysregs_ctx), \ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 284 | assert_core_context_sys_offset_mismatch); |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 285 | #if CTX_INCLUDE_FPREGS |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 286 | CASSERT(CTX_FPREGS_OFFSET == __builtin_offsetof(cpu_context_t, fpregs_ctx), \ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 287 | assert_core_context_fp_offset_mismatch); |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 288 | #endif |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 289 | CASSERT(CTX_EL3STATE_OFFSET == __builtin_offsetof(cpu_context_t, el3state_ctx), \ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 290 | assert_core_context_el3state_offset_mismatch); |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 291 | CASSERT(CTX_CVE_2018_3639_OFFSET == __builtin_offsetof(cpu_context_t, cve_2018_3639_ctx), \ |
| 292 | assert_core_context_cve_2018_3639_offset_mismatch); |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 293 | |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 294 | /* |
| 295 | * Helper macro to set the general purpose registers that correspond to |
| 296 | * parameters in an aapcs_64 call i.e. x0-x7 |
| 297 | */ |
| 298 | #define set_aapcs_args0(ctx, x0) do { \ |
| 299 | write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X0, x0); \ |
Soby Mathew | 24ab34f | 2016-05-03 17:11:42 +0100 | [diff] [blame] | 300 | } while (0) |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 301 | #define set_aapcs_args1(ctx, x0, x1) do { \ |
| 302 | write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X1, x1); \ |
| 303 | set_aapcs_args0(ctx, x0); \ |
Soby Mathew | 24ab34f | 2016-05-03 17:11:42 +0100 | [diff] [blame] | 304 | } while (0) |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 305 | #define set_aapcs_args2(ctx, x0, x1, x2) do { \ |
| 306 | write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X2, x2); \ |
| 307 | set_aapcs_args1(ctx, x0, x1); \ |
Soby Mathew | 24ab34f | 2016-05-03 17:11:42 +0100 | [diff] [blame] | 308 | } while (0) |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 309 | #define set_aapcs_args3(ctx, x0, x1, x2, x3) do { \ |
| 310 | write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X3, x3); \ |
| 311 | set_aapcs_args2(ctx, x0, x1, x2); \ |
Soby Mathew | 24ab34f | 2016-05-03 17:11:42 +0100 | [diff] [blame] | 312 | } while (0) |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 313 | #define set_aapcs_args4(ctx, x0, x1, x2, x3, x4) do { \ |
| 314 | write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X4, x4); \ |
| 315 | set_aapcs_args3(ctx, x0, x1, x2, x3); \ |
Soby Mathew | 24ab34f | 2016-05-03 17:11:42 +0100 | [diff] [blame] | 316 | } while (0) |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 317 | #define set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5) do { \ |
| 318 | write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X5, x5); \ |
| 319 | set_aapcs_args4(ctx, x0, x1, x2, x3, x4); \ |
Soby Mathew | 24ab34f | 2016-05-03 17:11:42 +0100 | [diff] [blame] | 320 | } while (0) |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 321 | #define set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6) do { \ |
| 322 | write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X6, x6); \ |
| 323 | set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5); \ |
Soby Mathew | 24ab34f | 2016-05-03 17:11:42 +0100 | [diff] [blame] | 324 | } while (0) |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 325 | #define set_aapcs_args7(ctx, x0, x1, x2, x3, x4, x5, x6, x7) do { \ |
| 326 | write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X7, x7); \ |
| 327 | set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6); \ |
Soby Mathew | 24ab34f | 2016-05-03 17:11:42 +0100 | [diff] [blame] | 328 | } while (0) |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 329 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 330 | /******************************************************************************* |
| 331 | * Function prototypes |
| 332 | ******************************************************************************/ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 333 | void el1_sysregs_context_save(el1_sys_regs_t *regs); |
| 334 | void el1_sysregs_context_restore(el1_sys_regs_t *regs); |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 335 | #if CTX_INCLUDE_FPREGS |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 336 | void fpregs_context_save(fp_regs_t *regs); |
| 337 | void fpregs_context_restore(fp_regs_t *regs); |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 338 | #endif |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 339 | |
Soby Mathew | 5e5c207 | 2014-04-07 15:28:55 +0100 | [diff] [blame] | 340 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 341 | #undef CTX_SYSREG_ALL |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 342 | #if CTX_INCLUDE_FPREGS |
| 343 | #undef CTX_FPREG_ALL |
| 344 | #endif |
Achin Gupta | 07f4e07 | 2014-02-02 12:02:23 +0000 | [diff] [blame] | 345 | #undef CTX_GPREG_ALL |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 346 | #undef CTX_EL3STATE_ALL |
| 347 | |
| 348 | #endif /* __ASSEMBLY__ */ |
| 349 | |
| 350 | #endif /* __CONTEXT_H__ */ |