blob: 19efdd32e9d299efd99797b2923ea445ffc0e153 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +00002 * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
Dan Handley9df48042015-03-19 18:58:55 +00009#include <arch.h>
10#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <common/bl_common.h>
12#include <common/debug.h>
13#include <drivers/console.h>
Ambroise Vincent9660dc12019-07-12 13:47:03 +010014#include <lib/debugfs.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/extensions/ras.h>
johpow019d134022021-06-16 17:57:28 -050016#include <lib/gpt_rme/gpt_rme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <lib/mmio.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000019#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000020#include <plat/common/platform.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000021#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022
Dan Handley9df48042015-03-19 18:58:55 +000023/*
24 * Placeholder variables for copying the arguments that have been passed to
Juan Castillo7d199412015-12-14 09:35:25 +000025 * BL31 from BL2.
Dan Handley9df48042015-03-19 18:58:55 +000026 */
27static entry_point_info_t bl32_image_ep_info;
28static entry_point_info_t bl33_image_ep_info;
Zelalem Aweke96c0bab2021-07-11 18:39:39 -050029#if ENABLE_RME
30static entry_point_info_t rmm_image_ep_info;
31#endif
Dan Handley9df48042015-03-19 18:58:55 +000032
Soby Mathew7823d9e2018-10-14 08:13:44 +010033#if !RESET_TO_BL31
Soby Mathewaf14b462018-06-01 16:53:38 +010034/*
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010035 * Check that BL31_BASE is above ARM_FW_CONFIG_LIMIT. The reserved page
Soby Mathewaf14b462018-06-01 16:53:38 +010036 * is required for SOC_FW_CONFIG/TOS_FW_CONFIG passed from BL2.
37 */
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010038CASSERT(BL31_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl31_base_overflows);
Soby Mathew7823d9e2018-10-14 08:13:44 +010039#endif
Dan Handley9df48042015-03-19 18:58:55 +000040
41/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew7d5a2e72018-01-10 15:59:31 +000042#pragma weak bl31_early_platform_setup2
Dan Handley9df48042015-03-19 18:58:55 +000043#pragma weak bl31_platform_setup
44#pragma weak bl31_plat_arch_setup
45#pragma weak bl31_plat_get_next_image_ep_info
Dan Handley9df48042015-03-19 18:58:55 +000046
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010047#define MAP_BL31_TOTAL MAP_REGION_FLAT( \
Soby Mathew7823d9e2018-10-14 08:13:44 +010048 BL31_START, \
49 BL31_END - BL31_START, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050050 MT_MEMORY | MT_RW | EL3_PAS)
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010051#if RECLAIM_INIT_CODE
52IMPORT_SYM(unsigned long, __INIT_CODE_START__, BL_INIT_CODE_BASE);
Alexei Fedorov2a0c36f2020-07-21 17:07:45 +010053IMPORT_SYM(unsigned long, __INIT_CODE_END__, BL_CODE_END_UNALIGNED);
David Horstmann8f15ca32020-10-14 15:17:49 +010054IMPORT_SYM(unsigned long, __STACKS_END__, BL_STACKS_END_UNALIGNED);
Alexei Fedorov2a0c36f2020-07-21 17:07:45 +010055
56#define BL_INIT_CODE_END ((BL_CODE_END_UNALIGNED + PAGE_SIZE - 1) & \
57 ~(PAGE_SIZE - 1))
David Horstmann8f15ca32020-10-14 15:17:49 +010058#define BL_STACKS_END ((BL_STACKS_END_UNALIGNED + PAGE_SIZE - 1) & \
59 ~(PAGE_SIZE - 1))
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010060
61#define MAP_BL_INIT_CODE MAP_REGION_FLAT( \
62 BL_INIT_CODE_BASE, \
63 BL_INIT_CODE_END \
64 - BL_INIT_CODE_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050065 MT_CODE | EL3_PAS)
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010066#endif
Dan Handley9df48042015-03-19 18:58:55 +000067
Madhukar Pappireddyd7419442020-01-27 15:38:26 -060068#if SEPARATE_NOBITS_REGION
69#define MAP_BL31_NOBITS MAP_REGION_FLAT( \
70 BL31_NOBITS_BASE, \
71 BL31_NOBITS_LIMIT \
72 - BL31_NOBITS_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050073 MT_MEMORY | MT_RW | EL3_PAS)
Madhukar Pappireddyd7419442020-01-27 15:38:26 -060074
75#endif
Dan Handley9df48042015-03-19 18:58:55 +000076/*******************************************************************************
77 * Return a pointer to the 'entry_point_info' structure of the next image for the
Juan Castillo7d199412015-12-14 09:35:25 +000078 * security state specified. BL33 corresponds to the non-secure image type
79 * while BL32 corresponds to the secure image type. A NULL pointer is returned
Dan Handley9df48042015-03-19 18:58:55 +000080 * if the image does not exist.
81 ******************************************************************************/
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020082struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
Dan Handley9df48042015-03-19 18:58:55 +000083{
84 entry_point_info_t *next_image_info;
85
86 assert(sec_state_is_valid(type));
Zelalem Aweke96c0bab2021-07-11 18:39:39 -050087 if (type == NON_SECURE) {
88 next_image_info = &bl33_image_ep_info;
89 }
90#if ENABLE_RME
91 else if (type == REALM) {
92 next_image_info = &rmm_image_ep_info;
93 }
94#endif
95 else {
96 next_image_info = &bl32_image_ep_info;
97 }
98
Dan Handley9df48042015-03-19 18:58:55 +000099 /*
100 * None of the images on the ARM development platforms can have 0x0
101 * as the entrypoint
102 */
103 if (next_image_info->pc)
104 return next_image_info;
105 else
106 return NULL;
107}
108
109/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000110 * Perform any BL31 early platform setup common to ARM standard platforms.
Dan Handley9df48042015-03-19 18:58:55 +0000111 * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
John Tsichritzisd653d332018-09-14 10:34:57 +0100112 * in BL2 & EL3 in BL1) before they are lost (potentially). This needs to be
Dan Handley9df48042015-03-19 18:58:55 +0000113 * done before the MMU is initialized so that the memory layout can be used
114 * while creating page tables. BL2 has flushed this information to memory, so
115 * we are guaranteed to pick up good data.
116 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100117void __init arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000118 uintptr_t hw_config, void *plat_params_from_bl2)
Dan Handley9df48042015-03-19 18:58:55 +0000119{
120 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100121 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +0000122
123#if RESET_TO_BL31
Juan Castillo7d199412015-12-14 09:35:25 +0000124 /* There are no parameters from BL2 if BL31 is a reset vector */
Dan Handley9df48042015-03-19 18:58:55 +0000125 assert(from_bl2 == NULL);
126 assert(plat_params_from_bl2 == NULL);
127
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100128# ifdef BL32_BASE
Juan Castillo7d199412015-12-14 09:35:25 +0000129 /* Populate entry point information for BL32 */
Dan Handley9df48042015-03-19 18:58:55 +0000130 SET_PARAM_HEAD(&bl32_image_ep_info,
131 PARAM_EP,
132 VERSION_1,
133 0);
134 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
135 bl32_image_ep_info.pc = BL32_BASE;
136 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
Manish Pandey18a0c3e2020-07-16 00:38:59 +0100137
138#if defined(SPD_spmd)
139 /* SPM (hafnium in secure world) expects SPM Core manifest base address
140 * in x0, which in !RESET_TO_BL31 case loaded after base of non shared
141 * SRAM(after 4KB offset of SRAM). But in RESET_TO_BL31 case all non
142 * shared SRAM is allocated to BL31, so to avoid overwriting of manifest
143 * keep it in the last page.
144 */
145 bl32_image_ep_info.args.arg0 = ARM_TRUSTED_SRAM_BASE +
146 PLAT_ARM_TRUSTED_SRAM_SIZE - PAGE_SIZE;
147#endif
148
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100149# endif /* BL32_BASE */
Dan Handley9df48042015-03-19 18:58:55 +0000150
Juan Castillo7d199412015-12-14 09:35:25 +0000151 /* Populate entry point information for BL33 */
Dan Handley9df48042015-03-19 18:58:55 +0000152 SET_PARAM_HEAD(&bl33_image_ep_info,
153 PARAM_EP,
154 VERSION_1,
155 0);
156 /*
Juan Castillo7d199412015-12-14 09:35:25 +0000157 * Tell BL31 where the non-trusted software image
Dan Handley9df48042015-03-19 18:58:55 +0000158 * is located and the entry state information
159 */
160 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
Soby Mathew4876ae32016-05-09 17:20:10 +0100161
Dan Handley9df48042015-03-19 18:58:55 +0000162 bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
163 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
164
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000165#if ENABLE_RME
166 /*
167 * Populate entry point information for RMM.
168 * Only PC needs to be set as other fields are determined by RMMD.
169 */
170 rmm_image_ep_info.pc = RMM_BASE;
171#endif /* ENABLE_RME */
172
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100173#else /* RESET_TO_BL31 */
174
Dan Handley9df48042015-03-19 18:58:55 +0000175 /*
176 * In debug builds, we pass a special value in 'plat_params_from_bl2'
Juan Castillo7d199412015-12-14 09:35:25 +0000177 * to verify platform parameters from BL2 to BL31.
Dan Handley9df48042015-03-19 18:58:55 +0000178 * In release builds, it's not used.
179 */
180 assert(((unsigned long long)plat_params_from_bl2) ==
181 ARM_BL31_PLAT_PARAM_VAL);
182
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100183 /*
184 * Check params passed from BL2 should not be NULL,
185 */
186 bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
187 assert(params_from_bl2 != NULL);
188 assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
189 assert(params_from_bl2->h.version >= VERSION_2);
190
191 bl_params_node_t *bl_params = params_from_bl2->head;
192
193 /*
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500194 * Copy BL33, BL32 and RMM (if present), entry point information.
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100195 * They are stored in Secure RAM, in BL2's address space.
196 */
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100197 while (bl_params != NULL) {
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500198 if (bl_params->image_id == BL32_IMAGE_ID) {
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100199 bl32_image_ep_info = *bl_params->ep_info;
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500200 }
201#if ENABLE_RME
202 else if (bl_params->image_id == RMM_IMAGE_ID) {
203 rmm_image_ep_info = *bl_params->ep_info;
204 }
205#endif
206 else if (bl_params->image_id == BL33_IMAGE_ID) {
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100207 bl33_image_ep_info = *bl_params->ep_info;
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500208 }
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100209
210 bl_params = bl_params->next_params_info;
211 }
212
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100213 if (bl33_image_ep_info.pc == 0U)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100214 panic();
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500215#if ENABLE_RME
216 if (rmm_image_ep_info.pc == 0U)
217 panic();
218#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100219#endif /* RESET_TO_BL31 */
Andre Przywara0f58c8a2021-02-08 17:40:17 +0000220
221# if ARM_LINUX_KERNEL_AS_BL33
222 /*
223 * According to the file ``Documentation/arm64/booting.txt`` of the
224 * Linux kernel tree, Linux expects the physical address of the device
225 * tree blob (DTB) in x0, while x1-x3 are reserved for future use and
226 * must be 0.
Olivier Deprez735ac782021-10-20 15:17:07 +0200227 * Repurpose the option to load Hafnium hypervisor in the normal world.
228 * It expects its manifest address in x0. This is essentially the linux
229 * dts (passed to the primary VM) by adding 'hypervisor' and chosen
230 * nodes specifying the Hypervisor configuration.
Andre Przywara0f58c8a2021-02-08 17:40:17 +0000231 */
Zelalem Aweke1e8e3fd2021-07-26 21:39:05 -0500232#if RESET_TO_BL31
Andre Przywara0f58c8a2021-02-08 17:40:17 +0000233 bl33_image_ep_info.args.arg0 = (u_register_t)ARM_PRELOADED_DTB_BASE;
Zelalem Aweke1e8e3fd2021-07-26 21:39:05 -0500234#else
235 bl33_image_ep_info.args.arg0 = (u_register_t)hw_config;
236#endif
Andre Przywara0f58c8a2021-02-08 17:40:17 +0000237 bl33_image_ep_info.args.arg1 = 0U;
238 bl33_image_ep_info.args.arg2 = 0U;
239 bl33_image_ep_info.args.arg3 = 0U;
240# endif
Dan Handley9df48042015-03-19 18:58:55 +0000241}
242
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000243void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
244 u_register_t arg2, u_register_t arg3)
Dan Handley9df48042015-03-19 18:58:55 +0000245{
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000246 arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
Dan Handley9df48042015-03-19 18:58:55 +0000247
248 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000249 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +0000250 * No need for locks as no other CPU is active.
251 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000252 plat_arm_interconnect_init();
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100253
Dan Handley9df48042015-03-19 18:58:55 +0000254 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000255 * Enable Interconnect coherency for the primary CPU's cluster.
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100256 * Earlier bootloader stages might already do this (e.g. Trusted
257 * Firmware's BL1 does it) but we can't assume so. There is no harm in
258 * executing this code twice anyway.
Dan Handley9df48042015-03-19 18:58:55 +0000259 * Platform specific PSCI code will enable coherency for other
260 * clusters.
261 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000262 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000263}
264
265/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000266 * Perform any BL31 platform setup common to ARM standard platforms
Dan Handley9df48042015-03-19 18:58:55 +0000267 ******************************************************************************/
268void arm_bl31_platform_setup(void)
269{
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000270 /* Initialize the GIC driver, cpu and distributor interfaces */
271 plat_arm_gic_driver_init();
Dan Handley9df48042015-03-19 18:58:55 +0000272 plat_arm_gic_init();
Dan Handley9df48042015-03-19 18:58:55 +0000273
274#if RESET_TO_BL31
275 /*
276 * Do initial security configuration to allow DRAM/device access
277 * (if earlier BL has not already done so).
278 */
279 plat_arm_security_setup();
280
Roberto Vargas550eb082018-01-05 16:00:05 +0000281#if defined(PLAT_ARM_MEM_PROT_ADDR)
282 arm_nor_psci_do_dyn_mem_protect();
283#endif /* PLAT_ARM_MEM_PROT_ADDR */
284
Dan Handley9df48042015-03-19 18:58:55 +0000285#endif /* RESET_TO_BL31 */
286
287 /* Enable and initialize the System level generic timer */
288 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100289 CNTCR_FCREQ(0U) | CNTCR_EN);
Dan Handley9df48042015-03-19 18:58:55 +0000290
291 /* Allow access to the System counter timer module */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100292 arm_configure_sys_timer();
Dan Handley9df48042015-03-19 18:58:55 +0000293
294 /* Initialize power controller before setting up topology */
295 plat_arm_pwrc_setup();
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000296
297#if RAS_EXTENSION
298 ras_init();
299#endif
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100300
301#if USE_DEBUGFS
302 debugfs_init();
303#endif /* USE_DEBUGFS */
Dan Handley9df48042015-03-19 18:58:55 +0000304}
305
Soby Mathew2fd66be2015-12-09 11:38:43 +0000306/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000307 * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM
Soby Mathew2fd66be2015-12-09 11:38:43 +0000308 * standard platforms
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100309 * Perform BL31 platform setup
Soby Mathew2fd66be2015-12-09 11:38:43 +0000310 ******************************************************************************/
311void arm_bl31_plat_runtime_setup(void)
312{
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100313 console_switch_state(CONSOLE_FLAG_RUNTIME);
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100314
Soby Mathew2fd66be2015-12-09 11:38:43 +0000315 /* Initialize the runtime console */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100316 arm_console_runtime_init();
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000317
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100318#if RECLAIM_INIT_CODE
319 arm_free_init_memory();
320#endif
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000321
322#if PLAT_RO_XLAT_TABLES
323 arm_xlat_make_tables_readonly();
324#endif
Soby Mathew2fd66be2015-12-09 11:38:43 +0000325}
326
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100327#if RECLAIM_INIT_CODE
328/*
David Horstmann8f15ca32020-10-14 15:17:49 +0100329 * Make memory for image boot time code RW to reclaim it as stack for the
330 * secondary cores, or RO where it cannot be reclaimed:
331 *
332 * |-------- INIT SECTION --------|
333 * -----------------------------------------
334 * | CORE 0 | CORE 1 | CORE 2 | EXTRA |
335 * | STACK | STACK | STACK | SPACE |
336 * -----------------------------------------
337 * <-------------------> <------>
338 * MAKE RW AND XN MAKE
339 * FOR STACKS RO AND XN
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100340 */
341void arm_free_init_memory(void)
342{
David Horstmann8f15ca32020-10-14 15:17:49 +0100343 int ret = 0;
344
345 if (BL_STACKS_END < BL_INIT_CODE_END) {
346 /* Reclaim some of the init section as stack if possible. */
347 if (BL_INIT_CODE_BASE < BL_STACKS_END) {
348 ret |= xlat_change_mem_attributes(BL_INIT_CODE_BASE,
349 BL_STACKS_END - BL_INIT_CODE_BASE,
350 MT_RW_DATA);
351 }
352 /* Make the rest of the init section read-only. */
353 ret |= xlat_change_mem_attributes(BL_STACKS_END,
354 BL_INIT_CODE_END - BL_STACKS_END,
355 MT_RO_DATA);
356 } else {
357 /* The stacks cover the init section, so reclaim it all. */
358 ret |= xlat_change_mem_attributes(BL_INIT_CODE_BASE,
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100359 BL_INIT_CODE_END - BL_INIT_CODE_BASE,
360 MT_RW_DATA);
David Horstmann8f15ca32020-10-14 15:17:49 +0100361 }
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100362
363 if (ret != 0) {
364 ERROR("Could not reclaim initialization code");
365 panic();
366 }
367}
368#endif
369
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100370void __init bl31_platform_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000371{
372 arm_bl31_platform_setup();
373}
374
Soby Mathew2fd66be2015-12-09 11:38:43 +0000375void bl31_plat_runtime_setup(void)
376{
377 arm_bl31_plat_runtime_setup();
378}
379
Dan Handley9df48042015-03-19 18:58:55 +0000380/*******************************************************************************
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100381 * Perform the very early platform specific architectural setup shared between
382 * ARM standard platforms. This only does basic initialization. Later
383 * architectural setup (bl31_arch_setup()) does not do anything platform
384 * specific.
Dan Handley9df48042015-03-19 18:58:55 +0000385 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100386void __init arm_bl31_plat_arch_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000387{
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100388 const mmap_region_t bl_regions[] = {
389 MAP_BL31_TOTAL,
Zelalem Awekec43c5632021-07-12 23:41:05 -0500390#if ENABLE_RME
391 ARM_MAP_L0_GPT_REGION,
392#endif
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100393#if RECLAIM_INIT_CODE
394 MAP_BL_INIT_CODE,
395#endif
Madhukar Pappireddyd7419442020-01-27 15:38:26 -0600396#if SEPARATE_NOBITS_REGION
397 MAP_BL31_NOBITS,
398#endif
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100399 ARM_MAP_BL_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100400#if USE_ROMLIB
401 ARM_MAP_ROMLIB_CODE,
402 ARM_MAP_ROMLIB_DATA,
403#endif
Dan Handley9df48042015-03-19 18:58:55 +0000404#if USE_COHERENT_MEM
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100405 ARM_MAP_BL_COHERENT_RAM,
Dan Handley9df48042015-03-19 18:58:55 +0000406#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100407 {0}
408 };
409
Roberto Vargas344ff022018-10-19 16:44:18 +0100410 setup_page_tables(bl_regions, plat_arm_get_mmap());
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100411
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100412 enable_mmu_el3(0);
Roberto Vargase3adc372018-05-23 09:27:06 +0100413
johpow019d134022021-06-16 17:57:28 -0500414#if ENABLE_RME
415 /*
416 * Initialise Granule Protection library and enable GPC for the primary
417 * processor. The tables have already been initialized by a previous BL
418 * stage, so there is no need to provide any PAS here. This function
419 * sets up pointers to those tables.
420 */
421 if (gpt_runtime_init() < 0) {
422 ERROR("gpt_runtime_init() failed!\n");
423 panic();
424 }
425#endif /* ENABLE_RME */
426
Roberto Vargase3adc372018-05-23 09:27:06 +0100427 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000428}
429
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100430void __init bl31_plat_arch_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000431{
432 arm_bl31_plat_arch_setup();
433}