blob: c7c45b0d7f3daecc3a2fee08076844dc224a1987 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Soby Mathew7d5a2e72018-01-10 15:59:31 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
7#include <arch.h>
8#include <arch_helpers.h>
9#include <arm_def.h>
Dan Handley9df48042015-03-19 18:58:55 +000010#include <assert.h>
11#include <bl_common.h>
Dan Handley9df48042015-03-19 18:58:55 +000012#include <console.h>
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010013#include <debug.h>
Dan Handley9df48042015-03-19 18:58:55 +000014#include <mmio.h>
15#include <plat_arm.h>
16#include <platform.h>
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +000017#include <ras.h>
Dan Handley9df48042015-03-19 18:58:55 +000018
Soby Mathewa0fedc42016-06-16 14:52:04 +010019#define BL31_END (uintptr_t)(&__BL31_END__)
Dan Handley9df48042015-03-19 18:58:55 +000020
Dan Handley9df48042015-03-19 18:58:55 +000021/*
22 * Placeholder variables for copying the arguments that have been passed to
Juan Castillo7d199412015-12-14 09:35:25 +000023 * BL31 from BL2.
Dan Handley9df48042015-03-19 18:58:55 +000024 */
25static entry_point_info_t bl32_image_ep_info;
26static entry_point_info_t bl33_image_ep_info;
27
Soby Mathewaf14b462018-06-01 16:53:38 +010028/*
29 * Check that BL31_BASE is above ARM_TB_FW_CONFIG_LIMIT. The reserved page
30 * is required for SOC_FW_CONFIG/TOS_FW_CONFIG passed from BL2.
31 */
32CASSERT(BL31_BASE >= ARM_TB_FW_CONFIG_LIMIT, assert_bl31_base_overflows);
Dan Handley9df48042015-03-19 18:58:55 +000033
34/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew7d5a2e72018-01-10 15:59:31 +000035#pragma weak bl31_early_platform_setup2
Dan Handley9df48042015-03-19 18:58:55 +000036#pragma weak bl31_platform_setup
37#pragma weak bl31_plat_arch_setup
38#pragma weak bl31_plat_get_next_image_ep_info
Dan Handley9df48042015-03-19 18:58:55 +000039
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010040#define MAP_BL31_TOTAL MAP_REGION_FLAT( \
41 BL31_BASE, \
42 BL31_END - BL31_BASE, \
43 MT_MEMORY | MT_RW | MT_SECURE)
Dan Handley9df48042015-03-19 18:58:55 +000044
45/*******************************************************************************
46 * Return a pointer to the 'entry_point_info' structure of the next image for the
Juan Castillo7d199412015-12-14 09:35:25 +000047 * security state specified. BL33 corresponds to the non-secure image type
48 * while BL32 corresponds to the secure image type. A NULL pointer is returned
Dan Handley9df48042015-03-19 18:58:55 +000049 * if the image does not exist.
50 ******************************************************************************/
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020051struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
Dan Handley9df48042015-03-19 18:58:55 +000052{
53 entry_point_info_t *next_image_info;
54
55 assert(sec_state_is_valid(type));
56 next_image_info = (type == NON_SECURE)
57 ? &bl33_image_ep_info : &bl32_image_ep_info;
58 /*
59 * None of the images on the ARM development platforms can have 0x0
60 * as the entrypoint
61 */
62 if (next_image_info->pc)
63 return next_image_info;
64 else
65 return NULL;
66}
67
68/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +000069 * Perform any BL31 early platform setup common to ARM standard platforms.
Dan Handley9df48042015-03-19 18:58:55 +000070 * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
71 * in BL2 & S-EL3 in BL1) before they are lost (potentially). This needs to be
72 * done before the MMU is initialized so that the memory layout can be used
73 * while creating page tables. BL2 has flushed this information to memory, so
74 * we are guaranteed to pick up good data.
75 ******************************************************************************/
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010076#if LOAD_IMAGE_V2
Soby Mathew7d5a2e72018-01-10 15:59:31 +000077void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
78 uintptr_t hw_config, void *plat_params_from_bl2)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010079#else
Soby Mathew7d5a2e72018-01-10 15:59:31 +000080void arm_bl31_early_platform_setup(bl31_params_t *from_bl2, uintptr_t soc_fw_config,
81 uintptr_t hw_config, void *plat_params_from_bl2)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010082#endif
Dan Handley9df48042015-03-19 18:58:55 +000083{
84 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +010085 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +000086
87#if RESET_TO_BL31
Juan Castillo7d199412015-12-14 09:35:25 +000088 /* There are no parameters from BL2 if BL31 is a reset vector */
Dan Handley9df48042015-03-19 18:58:55 +000089 assert(from_bl2 == NULL);
90 assert(plat_params_from_bl2 == NULL);
91
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +010092# ifdef BL32_BASE
Juan Castillo7d199412015-12-14 09:35:25 +000093 /* Populate entry point information for BL32 */
Dan Handley9df48042015-03-19 18:58:55 +000094 SET_PARAM_HEAD(&bl32_image_ep_info,
95 PARAM_EP,
96 VERSION_1,
97 0);
98 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
99 bl32_image_ep_info.pc = BL32_BASE;
100 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100101# endif /* BL32_BASE */
Dan Handley9df48042015-03-19 18:58:55 +0000102
Juan Castillo7d199412015-12-14 09:35:25 +0000103 /* Populate entry point information for BL33 */
Dan Handley9df48042015-03-19 18:58:55 +0000104 SET_PARAM_HEAD(&bl33_image_ep_info,
105 PARAM_EP,
106 VERSION_1,
107 0);
108 /*
Juan Castillo7d199412015-12-14 09:35:25 +0000109 * Tell BL31 where the non-trusted software image
Dan Handley9df48042015-03-19 18:58:55 +0000110 * is located and the entry state information
111 */
112 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
Soby Mathew4876ae32016-05-09 17:20:10 +0100113
Dan Handley9df48042015-03-19 18:58:55 +0000114 bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
115 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
116
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100117# if ARM_LINUX_KERNEL_AS_BL33
118 /*
119 * According to the file ``Documentation/arm64/booting.txt`` of the
120 * Linux kernel tree, Linux expects the physical address of the device
121 * tree blob (DTB) in x0, while x1-x3 are reserved for future use and
122 * must be 0.
123 */
124 bl33_image_ep_info.args.arg0 = (u_register_t)ARM_PRELOADED_DTB_BASE;
125 bl33_image_ep_info.args.arg1 = 0U;
126 bl33_image_ep_info.args.arg2 = 0U;
127 bl33_image_ep_info.args.arg3 = 0U;
128# endif
129
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100130#else /* RESET_TO_BL31 */
131
Dan Handley9df48042015-03-19 18:58:55 +0000132 /*
133 * In debug builds, we pass a special value in 'plat_params_from_bl2'
Juan Castillo7d199412015-12-14 09:35:25 +0000134 * to verify platform parameters from BL2 to BL31.
Dan Handley9df48042015-03-19 18:58:55 +0000135 * In release builds, it's not used.
136 */
137 assert(((unsigned long long)plat_params_from_bl2) ==
138 ARM_BL31_PLAT_PARAM_VAL);
139
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100140# if LOAD_IMAGE_V2
141 /*
142 * Check params passed from BL2 should not be NULL,
143 */
144 bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
145 assert(params_from_bl2 != NULL);
146 assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
147 assert(params_from_bl2->h.version >= VERSION_2);
148
149 bl_params_node_t *bl_params = params_from_bl2->head;
150
151 /*
152 * Copy BL33 and BL32 (if present), entry point information.
153 * They are stored in Secure RAM, in BL2's address space.
154 */
155 while (bl_params) {
156 if (bl_params->image_id == BL32_IMAGE_ID)
157 bl32_image_ep_info = *bl_params->ep_info;
158
159 if (bl_params->image_id == BL33_IMAGE_ID)
160 bl33_image_ep_info = *bl_params->ep_info;
161
162 bl_params = bl_params->next_params_info;
163 }
164
165 if (bl33_image_ep_info.pc == 0)
166 panic();
167
168# else /* LOAD_IMAGE_V2 */
169
170 /*
171 * Check params passed from BL2 should not be NULL,
172 */
173 assert(from_bl2 != NULL);
174 assert(from_bl2->h.type == PARAM_BL31);
175 assert(from_bl2->h.version >= VERSION_1);
176
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000177 /* Dynamic Config is not supported for LOAD_IMAGE_V1 */
178 assert(soc_fw_config == 0);
179 assert(hw_config == 0);
180
Dan Handley9df48042015-03-19 18:58:55 +0000181 /*
Juan Castillo7d199412015-12-14 09:35:25 +0000182 * Copy BL32 (if populated by BL2) and BL33 entry point information.
Dan Handley9df48042015-03-19 18:58:55 +0000183 * They are stored in Secure RAM, in BL2's address space.
184 */
Juan Castillo456deef2015-11-06 10:01:37 +0000185 if (from_bl2->bl32_ep_info)
186 bl32_image_ep_info = *from_bl2->bl32_ep_info;
Dan Handley9df48042015-03-19 18:58:55 +0000187 bl33_image_ep_info = *from_bl2->bl33_ep_info;
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100188
189# endif /* LOAD_IMAGE_V2 */
190#endif /* RESET_TO_BL31 */
Dan Handley9df48042015-03-19 18:58:55 +0000191}
192
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000193void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
194 u_register_t arg2, u_register_t arg3)
Dan Handley9df48042015-03-19 18:58:55 +0000195{
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000196 arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
Dan Handley9df48042015-03-19 18:58:55 +0000197
198 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000199 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +0000200 * No need for locks as no other CPU is active.
201 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000202 plat_arm_interconnect_init();
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100203
Dan Handley9df48042015-03-19 18:58:55 +0000204 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000205 * Enable Interconnect coherency for the primary CPU's cluster.
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100206 * Earlier bootloader stages might already do this (e.g. Trusted
207 * Firmware's BL1 does it) but we can't assume so. There is no harm in
208 * executing this code twice anyway.
Dan Handley9df48042015-03-19 18:58:55 +0000209 * Platform specific PSCI code will enable coherency for other
210 * clusters.
211 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000212 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000213}
214
215/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000216 * Perform any BL31 platform setup common to ARM standard platforms
Dan Handley9df48042015-03-19 18:58:55 +0000217 ******************************************************************************/
218void arm_bl31_platform_setup(void)
219{
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000220 /* Initialize the GIC driver, cpu and distributor interfaces */
221 plat_arm_gic_driver_init();
Dan Handley9df48042015-03-19 18:58:55 +0000222 plat_arm_gic_init();
Dan Handley9df48042015-03-19 18:58:55 +0000223
224#if RESET_TO_BL31
225 /*
226 * Do initial security configuration to allow DRAM/device access
227 * (if earlier BL has not already done so).
228 */
229 plat_arm_security_setup();
230
Roberto Vargas550eb082018-01-05 16:00:05 +0000231#if defined(PLAT_ARM_MEM_PROT_ADDR)
232 arm_nor_psci_do_dyn_mem_protect();
233#endif /* PLAT_ARM_MEM_PROT_ADDR */
234
Dan Handley9df48042015-03-19 18:58:55 +0000235#endif /* RESET_TO_BL31 */
236
237 /* Enable and initialize the System level generic timer */
238 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
239 CNTCR_FCREQ(0) | CNTCR_EN);
240
241 /* Allow access to the System counter timer module */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100242 arm_configure_sys_timer();
Dan Handley9df48042015-03-19 18:58:55 +0000243
244 /* Initialize power controller before setting up topology */
245 plat_arm_pwrc_setup();
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000246
247#if RAS_EXTENSION
248 ras_init();
249#endif
Dan Handley9df48042015-03-19 18:58:55 +0000250}
251
Soby Mathew2fd66be2015-12-09 11:38:43 +0000252/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000253 * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM
Soby Mathew2fd66be2015-12-09 11:38:43 +0000254 * standard platforms
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100255 * Perform BL31 platform setup
Soby Mathew2fd66be2015-12-09 11:38:43 +0000256 ******************************************************************************/
257void arm_bl31_plat_runtime_setup(void)
258{
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100259#if MULTI_CONSOLE_API
260 console_switch_state(CONSOLE_FLAG_RUNTIME);
261#else
262 console_uninit();
263#endif
264
Soby Mathew2fd66be2015-12-09 11:38:43 +0000265 /* Initialize the runtime console */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100266 arm_console_runtime_init();
Soby Mathew2fd66be2015-12-09 11:38:43 +0000267}
268
Dan Handley9df48042015-03-19 18:58:55 +0000269void bl31_platform_setup(void)
270{
271 arm_bl31_platform_setup();
272}
273
Soby Mathew2fd66be2015-12-09 11:38:43 +0000274void bl31_plat_runtime_setup(void)
275{
276 arm_bl31_plat_runtime_setup();
277}
278
Dan Handley9df48042015-03-19 18:58:55 +0000279/*******************************************************************************
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100280 * Perform the very early platform specific architectural setup shared between
281 * ARM standard platforms. This only does basic initialization. Later
282 * architectural setup (bl31_arch_setup()) does not do anything platform
283 * specific.
Dan Handley9df48042015-03-19 18:58:55 +0000284 ******************************************************************************/
285void arm_bl31_plat_arch_setup(void)
286{
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100287
Roberto Vargase3adc372018-05-23 09:27:06 +0100288#define ARM_MAP_BL_ROMLIB MAP_REGION_FLAT( \
289 BL31_BASE, \
290 BL31_END - BL31_BASE, \
291 MT_MEMORY | MT_RW | MT_SECURE)
292
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100293 const mmap_region_t bl_regions[] = {
294 MAP_BL31_TOTAL,
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100295 ARM_MAP_BL_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100296#if USE_ROMLIB
297 ARM_MAP_ROMLIB_CODE,
298 ARM_MAP_ROMLIB_DATA,
299#endif
Dan Handley9df48042015-03-19 18:58:55 +0000300#if USE_COHERENT_MEM
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100301 ARM_MAP_BL_COHERENT_RAM,
Dan Handley9df48042015-03-19 18:58:55 +0000302#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100303 {0}
304 };
305
306 arm_setup_page_tables(bl_regions, plat_arm_get_mmap());
307
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100308 enable_mmu_el3(0);
Roberto Vargase3adc372018-05-23 09:27:06 +0100309
310 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000311}
312
313void bl31_plat_arch_setup(void)
314{
315 arm_bl31_plat_arch_setup();
316}