blob: d6997cdee0b220ffaef5270dad3ee34dcf89ee9f [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Vikram Kanigirifbb13012016-02-15 11:54:14 +00002 * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#include <arch.h>
32#include <arch_helpers.h>
33#include <arm_def.h>
Dan Handley9df48042015-03-19 18:58:55 +000034#include <assert.h>
35#include <bl_common.h>
Dan Handley9df48042015-03-19 18:58:55 +000036#include <console.h>
Dan Handley9df48042015-03-19 18:58:55 +000037#include <mmio.h>
38#include <plat_arm.h>
39#include <platform.h>
40
Soby Mathewa0fedc42016-06-16 14:52:04 +010041#define BL31_END (uintptr_t)(&__BL31_END__)
Dan Handley9df48042015-03-19 18:58:55 +000042
43#if USE_COHERENT_MEM
44/*
45 * The next 2 constants identify the extents of the coherent memory region.
46 * These addresses are used by the MMU setup code and therefore they must be
47 * page-aligned. It is the responsibility of the linker script to ensure that
48 * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols
49 * refer to page-aligned addresses.
50 */
Soby Mathewa0fedc42016-06-16 14:52:04 +010051#define BL31_COHERENT_RAM_BASE (uintptr_t)(&__COHERENT_RAM_START__)
52#define BL31_COHERENT_RAM_LIMIT (uintptr_t)(&__COHERENT_RAM_END__)
Dan Handley9df48042015-03-19 18:58:55 +000053#endif
54
55/*
56 * Placeholder variables for copying the arguments that have been passed to
Juan Castillo7d199412015-12-14 09:35:25 +000057 * BL31 from BL2.
Dan Handley9df48042015-03-19 18:58:55 +000058 */
59static entry_point_info_t bl32_image_ep_info;
60static entry_point_info_t bl33_image_ep_info;
61
62
63/* Weak definitions may be overridden in specific ARM standard platform */
64#pragma weak bl31_early_platform_setup
65#pragma weak bl31_platform_setup
66#pragma weak bl31_plat_arch_setup
67#pragma weak bl31_plat_get_next_image_ep_info
Dan Handley9df48042015-03-19 18:58:55 +000068
69
70/*******************************************************************************
71 * Return a pointer to the 'entry_point_info' structure of the next image for the
Juan Castillo7d199412015-12-14 09:35:25 +000072 * security state specified. BL33 corresponds to the non-secure image type
73 * while BL32 corresponds to the secure image type. A NULL pointer is returned
Dan Handley9df48042015-03-19 18:58:55 +000074 * if the image does not exist.
75 ******************************************************************************/
76entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
77{
78 entry_point_info_t *next_image_info;
79
80 assert(sec_state_is_valid(type));
81 next_image_info = (type == NON_SECURE)
82 ? &bl33_image_ep_info : &bl32_image_ep_info;
83 /*
84 * None of the images on the ARM development platforms can have 0x0
85 * as the entrypoint
86 */
87 if (next_image_info->pc)
88 return next_image_info;
89 else
90 return NULL;
91}
92
93/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +000094 * Perform any BL31 early platform setup common to ARM standard platforms.
Dan Handley9df48042015-03-19 18:58:55 +000095 * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
96 * in BL2 & S-EL3 in BL1) before they are lost (potentially). This needs to be
97 * done before the MMU is initialized so that the memory layout can be used
98 * while creating page tables. BL2 has flushed this information to memory, so
99 * we are guaranteed to pick up good data.
100 ******************************************************************************/
101void arm_bl31_early_platform_setup(bl31_params_t *from_bl2,
102 void *plat_params_from_bl2)
103{
104 /* Initialize the console to provide early debug support */
105 console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ,
106 ARM_CONSOLE_BAUDRATE);
107
108#if RESET_TO_BL31
Juan Castillo7d199412015-12-14 09:35:25 +0000109 /* There are no parameters from BL2 if BL31 is a reset vector */
Dan Handley9df48042015-03-19 18:58:55 +0000110 assert(from_bl2 == NULL);
111 assert(plat_params_from_bl2 == NULL);
112
Juan Castillo456deef2015-11-06 10:01:37 +0000113#ifdef BL32_BASE
Juan Castillo7d199412015-12-14 09:35:25 +0000114 /* Populate entry point information for BL32 */
Dan Handley9df48042015-03-19 18:58:55 +0000115 SET_PARAM_HEAD(&bl32_image_ep_info,
116 PARAM_EP,
117 VERSION_1,
118 0);
119 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
120 bl32_image_ep_info.pc = BL32_BASE;
121 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
Juan Castillo456deef2015-11-06 10:01:37 +0000122#endif /* BL32_BASE */
Dan Handley9df48042015-03-19 18:58:55 +0000123
Juan Castillo7d199412015-12-14 09:35:25 +0000124 /* Populate entry point information for BL33 */
Dan Handley9df48042015-03-19 18:58:55 +0000125 SET_PARAM_HEAD(&bl33_image_ep_info,
126 PARAM_EP,
127 VERSION_1,
128 0);
129 /*
Juan Castillo7d199412015-12-14 09:35:25 +0000130 * Tell BL31 where the non-trusted software image
Dan Handley9df48042015-03-19 18:58:55 +0000131 * is located and the entry state information
132 */
Antonio Nino Diaz2b8277b2016-04-06 17:31:57 +0100133#ifdef PRELOADED_BL33_BASE
134 bl33_image_ep_info.pc = PRELOADED_BL33_BASE;
Antonio Nino Diaz93b02d92016-04-06 15:05:54 +0100135#else
Dan Handley9df48042015-03-19 18:58:55 +0000136 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
Antonio Nino Diaz2b8277b2016-04-06 17:31:57 +0100137#endif /* PRELOADED_BL33_BASE */
Dan Handley9df48042015-03-19 18:58:55 +0000138 bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
139 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
140
141#else
142 /*
143 * Check params passed from BL2 should not be NULL,
144 */
145 assert(from_bl2 != NULL);
146 assert(from_bl2->h.type == PARAM_BL31);
147 assert(from_bl2->h.version >= VERSION_1);
148 /*
149 * In debug builds, we pass a special value in 'plat_params_from_bl2'
Juan Castillo7d199412015-12-14 09:35:25 +0000150 * to verify platform parameters from BL2 to BL31.
Dan Handley9df48042015-03-19 18:58:55 +0000151 * In release builds, it's not used.
152 */
153 assert(((unsigned long long)plat_params_from_bl2) ==
154 ARM_BL31_PLAT_PARAM_VAL);
155
156 /*
Juan Castillo7d199412015-12-14 09:35:25 +0000157 * Copy BL32 (if populated by BL2) and BL33 entry point information.
Dan Handley9df48042015-03-19 18:58:55 +0000158 * They are stored in Secure RAM, in BL2's address space.
159 */
Juan Castillo456deef2015-11-06 10:01:37 +0000160 if (from_bl2->bl32_ep_info)
161 bl32_image_ep_info = *from_bl2->bl32_ep_info;
Dan Handley9df48042015-03-19 18:58:55 +0000162 bl33_image_ep_info = *from_bl2->bl33_ep_info;
163#endif
164}
165
166void bl31_early_platform_setup(bl31_params_t *from_bl2,
167 void *plat_params_from_bl2)
168{
169 arm_bl31_early_platform_setup(from_bl2, plat_params_from_bl2);
170
171 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000172 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +0000173 * No need for locks as no other CPU is active.
174 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000175 plat_arm_interconnect_init();
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100176
Dan Handley9df48042015-03-19 18:58:55 +0000177 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000178 * Enable Interconnect coherency for the primary CPU's cluster.
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100179 * Earlier bootloader stages might already do this (e.g. Trusted
180 * Firmware's BL1 does it) but we can't assume so. There is no harm in
181 * executing this code twice anyway.
Dan Handley9df48042015-03-19 18:58:55 +0000182 * Platform specific PSCI code will enable coherency for other
183 * clusters.
184 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000185 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000186}
187
188/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000189 * Perform any BL31 platform setup common to ARM standard platforms
Dan Handley9df48042015-03-19 18:58:55 +0000190 ******************************************************************************/
191void arm_bl31_platform_setup(void)
192{
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000193 /* Initialize the GIC driver, cpu and distributor interfaces */
194 plat_arm_gic_driver_init();
Dan Handley9df48042015-03-19 18:58:55 +0000195 plat_arm_gic_init();
Dan Handley9df48042015-03-19 18:58:55 +0000196
197#if RESET_TO_BL31
198 /*
199 * Do initial security configuration to allow DRAM/device access
200 * (if earlier BL has not already done so).
201 */
202 plat_arm_security_setup();
203
204#endif /* RESET_TO_BL31 */
205
206 /* Enable and initialize the System level generic timer */
207 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
208 CNTCR_FCREQ(0) | CNTCR_EN);
209
210 /* Allow access to the System counter timer module */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100211 arm_configure_sys_timer();
Dan Handley9df48042015-03-19 18:58:55 +0000212
213 /* Initialize power controller before setting up topology */
214 plat_arm_pwrc_setup();
Dan Handley9df48042015-03-19 18:58:55 +0000215}
216
Soby Mathew2fd66be2015-12-09 11:38:43 +0000217/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000218 * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM
Soby Mathew2fd66be2015-12-09 11:38:43 +0000219 * standard platforms
220 ******************************************************************************/
221void arm_bl31_plat_runtime_setup(void)
222{
223 /* Initialize the runtime console */
224 console_init(PLAT_ARM_BL31_RUN_UART_BASE, PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ,
225 ARM_CONSOLE_BAUDRATE);
226}
227
Dan Handley9df48042015-03-19 18:58:55 +0000228void bl31_platform_setup(void)
229{
230 arm_bl31_platform_setup();
231}
232
Soby Mathew2fd66be2015-12-09 11:38:43 +0000233void bl31_plat_runtime_setup(void)
234{
235 arm_bl31_plat_runtime_setup();
236}
237
Dan Handley9df48042015-03-19 18:58:55 +0000238/*******************************************************************************
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100239 * Perform the very early platform specific architectural setup shared between
240 * ARM standard platforms. This only does basic initialization. Later
241 * architectural setup (bl31_arch_setup()) does not do anything platform
242 * specific.
Dan Handley9df48042015-03-19 18:58:55 +0000243 ******************************************************************************/
244void arm_bl31_plat_arch_setup(void)
245{
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +0100246 arm_setup_page_tables(BL31_BASE,
247 BL31_END - BL31_BASE,
248 BL_CODE_BASE,
249 BL_CODE_LIMIT,
250 BL_RO_DATA_BASE,
251 BL_RO_DATA_LIMIT
Dan Handley9df48042015-03-19 18:58:55 +0000252#if USE_COHERENT_MEM
253 , BL31_COHERENT_RAM_BASE,
254 BL31_COHERENT_RAM_LIMIT
255#endif
256 );
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100257 enable_mmu_el3(0);
Dan Handley9df48042015-03-19 18:58:55 +0000258}
259
260void bl31_plat_arch_setup(void)
261{
262 arm_bl31_plat_arch_setup();
263}