blob: 479a8d4bc7936672407ce9cb7e231c8c6a8434dd [file] [log] [blame]
Rex-BC Chen749b2112021-09-28 11:24:09 +08001/*
2 * Copyright (c) 2021, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
10#define PLAT_PRIMARY_CPU 0x0
11
12#define MT_GIC_BASE (0x0C000000)
13#define MCUCFG_BASE (0x0C530000)
14#define IO_PHYS (0x10000000)
15
16/* Aggregate of all devices for MMU mapping */
17#define MTK_DEV_RNG0_BASE IO_PHYS
Rex-BC Chenf44c0df2021-11-09 13:12:03 +080018#define MTK_DEV_RNG0_SIZE 0x10000000
Rex-BC Chen749b2112021-09-28 11:24:09 +080019#define MTK_DEV_RNG2_BASE MT_GIC_BASE
20#define MTK_DEV_RNG2_SIZE 0x600000
21
developerc3dabd82021-11-08 11:30:40 +080022#define SPM_BASE (IO_PHYS + 0x00006000)
23
Guodong Liu532016e2021-10-15 16:52:18 +080024/*******************************************************************************
25 * GPIO related constants
26 ******************************************************************************/
27#define GPIO_BASE (IO_PHYS + 0x00005000)
28#define IOCFG_LT_BASE (IO_PHYS + 0x00002000)
29#define IOCFG_LM_BASE (IO_PHYS + 0x00002200)
30#define IOCFG_LB_BASE (IO_PHYS + 0x00002400)
31#define IOCFG_BL_BASE (IO_PHYS + 0x00002600)
32#define IOCFG_RB_BASE (IO_PHYS + 0x00002A00)
33#define IOCFG_RT_BASE (IO_PHYS + 0x00002C00)
Rex-BC Chen749b2112021-09-28 11:24:09 +080034
35/*******************************************************************************
36 * UART related constants
37 ******************************************************************************/
38#define UART0_BASE (IO_PHYS + 0x01002000)
39
40#define UART_BAUDRATE 115200
41
42/*******************************************************************************
James Lo4ac7a412021-10-06 18:12:30 +080043 * PWRAP related constants
44 ******************************************************************************/
45#define PMIC_WRAP_BASE (IO_PHYS + 0x0000D000)
46
47/*******************************************************************************
Penny Janfb70fb42021-10-03 10:11:04 +080048 * EMI MPU related constants
49 ******************************************************************************/
50#define EMI_MPU_BASE (IO_PHYS + 0x0021B000)
51
52/*******************************************************************************
Christine Zhuccd26002021-10-11 21:29:58 +080053 * GIC-600 & interrupt handling related constants
54 ******************************************************************************/
55/* Base MTK_platform compatible GIC memory map */
56#define BASE_GICD_BASE MT_GIC_BASE
57#define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000)
58
Zhengnan Chenfd835f92021-10-12 17:05:49 +080059#define SYS_CIRQ_BASE (IO_PHYS + 0x204000)
60#define CIRQ_REG_NUM 11
61#define CIRQ_IRQ_NUM 326
62#define CIRQ_SPI_START 64
63#define MD_WDT_IRQ_BIT_ID 107
Christine Zhuccd26002021-10-11 21:29:58 +080064/*******************************************************************************
Rex-BC Chen749b2112021-09-28 11:24:09 +080065 * System counter frequency related constants
66 ******************************************************************************/
67#define SYS_COUNTER_FREQ_IN_TICKS 13000000
68#define SYS_COUNTER_FREQ_IN_MHZ 13
69
70/*******************************************************************************
71 * Platform binary types for linking
72 ******************************************************************************/
73#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
74#define PLATFORM_LINKER_ARCH aarch64
75
76/*******************************************************************************
77 * Generic platform constants
78 ******************************************************************************/
79#define PLATFORM_STACK_SIZE 0x800
80
81#define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n"
82
83#define PLAT_MAX_PWR_LVL U(3)
84#define PLAT_MAX_RET_STATE U(1)
85#define PLAT_MAX_OFF_STATE U(9)
86
87#define PLATFORM_SYSTEM_COUNT U(1)
88#define PLATFORM_MCUSYS_COUNT U(1)
89#define PLATFORM_CLUSTER_COUNT U(1)
90#define PLATFORM_CLUSTER0_CORE_COUNT U(8)
91#define PLATFORM_CLUSTER1_CORE_COUNT U(0)
92
93#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
94#define PLATFORM_MAX_CPUS_PER_CLUSTER U(8)
95
96#define SOC_CHIP_ID U(0x8186)
97
98/*******************************************************************************
99 * Platform memory map related constants
100 ******************************************************************************/
101#define TZRAM_BASE 0x54600000
102#define TZRAM_SIZE 0x00030000
103
104/*******************************************************************************
105 * BL31 specific defines.
106 ******************************************************************************/
107/*
108 * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
109 * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
110 * little space for growth.
111 */
112#define BL31_BASE (TZRAM_BASE + 0x1000)
113#define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE)
114
115/*******************************************************************************
116 * Platform specific page table and MMU setup constants
117 ******************************************************************************/
118#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
119#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
120#define MAX_XLAT_TABLES 16
121#define MAX_MMAP_REGIONS 16
122
123/*******************************************************************************
124 * Declarations and constants to access the mailboxes safely. Each mailbox is
125 * aligned on the biggest cache line size in the platform. This is known only
126 * to the platform as it might have a combination of integrated and external
127 * caches. Such alignment ensures that two maiboxes do not sit on the same cache
128 * line at any cache level. They could belong to different cpus/clusters &
129 * get written while being protected by different locks causing corruption of
130 * a valid mailbox address.
131 ******************************************************************************/
132#define CACHE_WRITEBACK_SHIFT 6
133#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
134#endif /* PLATFORM_DEF_H */