blob: d73466b7352ace8a1c18b73eeeab7548ec91ce7e [file] [log] [blame]
Rex-BC Chen749b2112021-09-28 11:24:09 +08001/*
2 * Copyright (c) 2021, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
10#define PLAT_PRIMARY_CPU 0x0
11
12#define MT_GIC_BASE (0x0C000000)
13#define MCUCFG_BASE (0x0C530000)
14#define IO_PHYS (0x10000000)
15
16/* Aggregate of all devices for MMU mapping */
17#define MTK_DEV_RNG0_BASE IO_PHYS
18#define MTK_DEV_RNG0_SIZE 0x400000
19#define MTK_DEV_RNG1_BASE (IO_PHYS + 0x1000000)
20#define MTK_DEV_RNG1_SIZE 0xa110000
21#define MTK_DEV_RNG2_BASE MT_GIC_BASE
22#define MTK_DEV_RNG2_SIZE 0x600000
23
24
25/*******************************************************************************
26 * UART related constants
27 ******************************************************************************/
28#define UART0_BASE (IO_PHYS + 0x01002000)
29
30#define UART_BAUDRATE 115200
31
32/*******************************************************************************
Penny Janfb70fb42021-10-03 10:11:04 +080033 * EMI MPU related constants
34 ******************************************************************************/
35#define EMI_MPU_BASE (IO_PHYS + 0x0021B000)
36
37/*******************************************************************************
Rex-BC Chen749b2112021-09-28 11:24:09 +080038 * System counter frequency related constants
39 ******************************************************************************/
40#define SYS_COUNTER_FREQ_IN_TICKS 13000000
41#define SYS_COUNTER_FREQ_IN_MHZ 13
42
43/*******************************************************************************
44 * Platform binary types for linking
45 ******************************************************************************/
46#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
47#define PLATFORM_LINKER_ARCH aarch64
48
49/*******************************************************************************
50 * Generic platform constants
51 ******************************************************************************/
52#define PLATFORM_STACK_SIZE 0x800
53
54#define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n"
55
56#define PLAT_MAX_PWR_LVL U(3)
57#define PLAT_MAX_RET_STATE U(1)
58#define PLAT_MAX_OFF_STATE U(9)
59
60#define PLATFORM_SYSTEM_COUNT U(1)
61#define PLATFORM_MCUSYS_COUNT U(1)
62#define PLATFORM_CLUSTER_COUNT U(1)
63#define PLATFORM_CLUSTER0_CORE_COUNT U(8)
64#define PLATFORM_CLUSTER1_CORE_COUNT U(0)
65
66#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
67#define PLATFORM_MAX_CPUS_PER_CLUSTER U(8)
68
69#define SOC_CHIP_ID U(0x8186)
70
71/*******************************************************************************
72 * Platform memory map related constants
73 ******************************************************************************/
74#define TZRAM_BASE 0x54600000
75#define TZRAM_SIZE 0x00030000
76
77/*******************************************************************************
78 * BL31 specific defines.
79 ******************************************************************************/
80/*
81 * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
82 * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
83 * little space for growth.
84 */
85#define BL31_BASE (TZRAM_BASE + 0x1000)
86#define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE)
87
88/*******************************************************************************
89 * Platform specific page table and MMU setup constants
90 ******************************************************************************/
91#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
92#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
93#define MAX_XLAT_TABLES 16
94#define MAX_MMAP_REGIONS 16
95
96/*******************************************************************************
97 * Declarations and constants to access the mailboxes safely. Each mailbox is
98 * aligned on the biggest cache line size in the platform. This is known only
99 * to the platform as it might have a combination of integrated and external
100 * caches. Such alignment ensures that two maiboxes do not sit on the same cache
101 * line at any cache level. They could belong to different cpus/clusters &
102 * get written while being protected by different locks causing corruption of
103 * a valid mailbox address.
104 ******************************************************************************/
105#define CACHE_WRITEBACK_SHIFT 6
106#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
107#endif /* PLATFORM_DEF_H */