blob: b661eb15afd82499421e6025cb26287aa14b2ad7 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Soby Mathew7d5a2e72018-01-10 15:59:31 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Yatharth Kocharf9a0f162016-09-13 17:07:57 +01007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <string.h>
9
10#include <platform_def.h>
11
12#include <arch_helpers.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
15#include <common/desc_image_load.h>
16#include <drivers/generic_delay_timer.h>
Summer Qin9db8f2e2017-04-24 16:49:28 +010017#ifdef SPD_opteed
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <lib/optee_utils.h>
Summer Qin9db8f2e2017-04-24 16:49:28 +010019#endif
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000020#include <lib/utils.h>
21#include <plat/common/platform.h>
22
Dan Handley9df48042015-03-19 18:58:55 +000023#include <plat_arm.h>
Dan Handley9df48042015-03-19 18:58:55 +000024
Dan Handley9df48042015-03-19 18:58:55 +000025/* Data structure which holds the extents of the trusted SRAM for BL2 */
26static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
27
Soby Mathewc44110d2018-02-20 12:50:47 +000028/*
Soby Mathewaf14b462018-06-01 16:53:38 +010029 * Check that BL2_BASE is above ARM_TB_FW_CONFIG_LIMIT. This reserved page is
30 * for `meminfo_t` data structure and fw_configs passed from BL1.
Soby Mathewc44110d2018-02-20 12:50:47 +000031 */
Soby Mathewaf14b462018-06-01 16:53:38 +010032CASSERT(BL2_BASE >= ARM_TB_FW_CONFIG_LIMIT, assert_bl2_base_overflows);
Soby Mathewc44110d2018-02-20 12:50:47 +000033
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010034/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew7d5a2e72018-01-10 15:59:31 +000035#pragma weak bl2_early_platform_setup2
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010036#pragma weak bl2_platform_setup
37#pragma weak bl2_plat_arch_setup
38#pragma weak bl2_plat_sec_mem_layout
39
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010040#define MAP_BL2_TOTAL MAP_REGION_FLAT( \
41 bl2_tzram_layout.total_base, \
42 bl2_tzram_layout.total_size, \
43 MT_MEMORY | MT_RW | MT_SECURE)
44
Dimitris Papastamos9576baa2018-06-08 13:17:26 +010045
Daniel Boulby07d26872018-06-27 16:45:48 +010046#pragma weak arm_bl2_plat_handle_post_image_load
Dimitris Papastamos9576baa2018-06-08 13:17:26 +010047
Dan Handley9df48042015-03-19 18:58:55 +000048/*******************************************************************************
49 * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
50 * in x0. This memory layout is sitting at the base of the free trusted SRAM.
51 * Copy it to a safe location before its reclaimed by later BL2 functionality.
52 ******************************************************************************/
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020053void arm_bl2_early_platform_setup(uintptr_t tb_fw_config,
54 struct meminfo *mem_layout)
Dan Handley9df48042015-03-19 18:58:55 +000055{
56 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +010057 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +000058
59 /* Setup the BL2 memory layout */
60 bl2_tzram_layout = *mem_layout;
61
62 /* Initialise the IO layer and register platform IO devices */
63 plat_arm_io_setup();
Soby Mathew96a1c6b2018-01-15 14:45:33 +000064
Soby Mathewcc364842018-02-21 01:16:39 +000065 if (tb_fw_config != 0U)
Soby Mathew96a1c6b2018-01-15 14:45:33 +000066 arm_bl2_set_tb_cfg_addr((void *)tb_fw_config);
Dan Handley9df48042015-03-19 18:58:55 +000067}
68
Soby Mathew7d5a2e72018-01-10 15:59:31 +000069void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
Dan Handley9df48042015-03-19 18:58:55 +000070{
Soby Mathew96a1c6b2018-01-15 14:45:33 +000071 arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);
72
Soby Mathew1ced6b82017-06-12 12:37:10 +010073 generic_delay_timer_init();
Dan Handley9df48042015-03-19 18:58:55 +000074}
75
76/*
Soby Mathew45e39e22018-03-26 15:16:46 +010077 * Perform BL2 preload setup. Currently we initialise the dynamic
78 * configuration here.
Dan Handley9df48042015-03-19 18:58:55 +000079 */
Soby Mathew45e39e22018-03-26 15:16:46 +010080void bl2_plat_preload_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +000081{
Soby Mathew96a1c6b2018-01-15 14:45:33 +000082 arm_bl2_dyn_cfg_init();
Soby Mathew45e39e22018-03-26 15:16:46 +010083}
Soby Mathew96a1c6b2018-01-15 14:45:33 +000084
Soby Mathew45e39e22018-03-26 15:16:46 +010085/*
86 * Perform ARM standard platform setup.
87 */
88void arm_bl2_platform_setup(void)
89{
Dan Handley9df48042015-03-19 18:58:55 +000090 /* Initialize the secure environment */
91 plat_arm_security_setup();
Roberto Vargasa1c16b62017-08-03 09:16:43 +010092
93#if defined(PLAT_ARM_MEM_PROT_ADDR)
Roberto Vargas550eb082018-01-05 16:00:05 +000094 arm_nor_psci_do_static_mem_protect();
Roberto Vargasa1c16b62017-08-03 09:16:43 +010095#endif
Dan Handley9df48042015-03-19 18:58:55 +000096}
97
98void bl2_platform_setup(void)
99{
100 arm_bl2_platform_setup();
101}
102
103/*******************************************************************************
104 * Perform the very early platform specific architectural setup here. At the
105 * moment this is only initializes the mmu in a quick and dirty way.
106 ******************************************************************************/
107void arm_bl2_plat_arch_setup(void)
108{
Soby Mathewb9856482018-09-18 11:42:42 +0100109#if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
110 /*
111 * Ensure ARM platforms don't use coherent memory in BL2 unless
112 * cryptocell integration is enabled.
113 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100114 assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
Dan Handley9df48042015-03-19 18:58:55 +0000115#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100116
117 const mmap_region_t bl_regions[] = {
118 MAP_BL2_TOTAL,
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100119 ARM_MAP_BL_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100120#if USE_ROMLIB
121 ARM_MAP_ROMLIB_CODE,
122 ARM_MAP_ROMLIB_DATA,
123#endif
Soby Mathewb9856482018-09-18 11:42:42 +0100124#if ARM_CRYPTOCELL_INTEG
125 ARM_MAP_BL_COHERENT_RAM,
126#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100127 {0}
128 };
129
Roberto Vargas344ff022018-10-19 16:44:18 +0100130 setup_page_tables(bl_regions, plat_arm_get_mmap());
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100131
132#ifdef AARCH32
Antonio Nino Diaz533d3a82018-08-07 16:35:19 +0100133 enable_mmu_svc_mon(0);
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100134#else
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100135 enable_mmu_el1(0);
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100136#endif
Roberto Vargase3adc372018-05-23 09:27:06 +0100137
138 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000139}
140
141void bl2_plat_arch_setup(void)
142{
143 arm_bl2_plat_arch_setup();
144}
145
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000146int arm_bl2_handle_post_image_load(unsigned int image_id)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100147{
148 int err = 0;
149 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
Summer Qin9db8f2e2017-04-24 16:49:28 +0100150#ifdef SPD_opteed
151 bl_mem_params_node_t *pager_mem_params = NULL;
152 bl_mem_params_node_t *paged_mem_params = NULL;
153#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100154 assert(bl_mem_params);
155
156 switch (image_id) {
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100157#ifdef AARCH64
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100158 case BL32_IMAGE_ID:
Summer Qin9db8f2e2017-04-24 16:49:28 +0100159#ifdef SPD_opteed
160 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
161 assert(pager_mem_params);
162
163 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
164 assert(paged_mem_params);
165
166 err = parse_optee_header(&bl_mem_params->ep_info,
167 &pager_mem_params->image_info,
168 &paged_mem_params->image_info);
169 if (err != 0) {
170 WARN("OPTEE header parse error.\n");
171 }
172#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100173 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
174 break;
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100175#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100176
177 case BL33_IMAGE_ID:
178 /* BL33 expects to receive the primary CPU MPID (through r0) */
179 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
180 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
181 break;
182
183#ifdef SCP_BL2_BASE
184 case SCP_BL2_IMAGE_ID:
185 /* The subsequent handling of SCP_BL2 is platform specific */
186 err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
187 if (err) {
188 WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
189 }
190 break;
191#endif
Jonathan Wrightff957ed2018-03-14 15:24:00 +0000192 default:
193 /* Do nothing in default case */
194 break;
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100195 }
196
197 return err;
198}
199
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000200/*******************************************************************************
201 * This function can be used by the platforms to update/use image
202 * information for given `image_id`.
203 ******************************************************************************/
Daniel Boulby07d26872018-06-27 16:45:48 +0100204int arm_bl2_plat_handle_post_image_load(unsigned int image_id)
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000205{
206 return arm_bl2_handle_post_image_load(image_id);
207}
208
Daniel Boulby07d26872018-06-27 16:45:48 +0100209int bl2_plat_handle_post_image_load(unsigned int image_id)
210{
211 return arm_bl2_plat_handle_post_image_load(image_id);
212}