Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 1 | /* |
Rajasekaran Kalidoss | f8a18b8 | 2022-11-16 17:16:44 +0100 | [diff] [blame] | 2 | * Copyright (c) 2014-2023, ARM Limited and Contributors. All rights reserved. |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 7 | #ifndef PLATFORM_DEF_H |
| 8 | #define PLATFORM_DEF_H |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 9 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 10 | #include <drivers/arm/tzc400.h> |
| 11 | #if TRUSTED_BOARD_BOOT |
Manish V Badarkhe | f746ef7 | 2022-02-21 09:43:49 +0000 | [diff] [blame] | 12 | #include MBEDTLS_CONFIG_FILE |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 13 | #endif |
Antonio Nino Diaz | bd7b740 | 2019-01-25 14:30:04 +0000 | [diff] [blame] | 14 | #include <plat/arm/board/common/board_css_def.h> |
| 15 | #include <plat/arm/board/common/v2m_def.h> |
| 16 | #include <plat/arm/common/arm_def.h> |
| 17 | #include <plat/arm/css/common/css_def.h> |
| 18 | #include <plat/arm/soc/common/soc_css_def.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 19 | #include <plat/common/common_def.h> |
| 20 | |
Sandrine Bailleux | 1fe4336 | 2014-07-17 09:56:29 +0100 | [diff] [blame] | 21 | #include "../juno_def.h" |
Rajasekaran Kalidoss | f8a18b8 | 2022-11-16 17:16:44 +0100 | [diff] [blame] | 22 | #ifdef JUNO_ETHOSN_TZMP1 |
| 23 | #include "../juno_ethosn_tzmp1_def.h" |
| 24 | #endif |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 25 | |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 26 | /* Required platform porting definitions */ |
Soby Mathew | a869de1 | 2015-05-08 10:18:59 +0100 | [diff] [blame] | 27 | /* Juno supports system power domain */ |
| 28 | #define PLAT_MAX_PWR_LVL ARM_PWR_LVL2 |
| 29 | #define PLAT_NUM_PWR_DOMAINS (ARM_SYSTEM_COUNT + \ |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 30 | JUNO_CLUSTER_COUNT + \ |
Soby Mathew | a869de1 | 2015-05-08 10:18:59 +0100 | [diff] [blame] | 31 | PLATFORM_CORE_COUNT) |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 32 | #define PLATFORM_CORE_COUNT (JUNO_CLUSTER0_CORE_COUNT + \ |
| 33 | JUNO_CLUSTER1_CORE_COUNT) |
| 34 | |
Soby Mathew | 7e4d665 | 2017-05-10 11:50:30 +0100 | [diff] [blame] | 35 | /* Cryptocell HW Base address */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 36 | #define PLAT_CRYPTOCELL_BASE UL(0x60050000) |
Soby Mathew | 7e4d665 | 2017-05-10 11:50:30 +0100 | [diff] [blame] | 37 | |
Juan Castillo | 6ba59eb | 2014-11-07 09:44:58 +0000 | [diff] [blame] | 38 | /* |
Soby Mathew | a869de1 | 2015-05-08 10:18:59 +0100 | [diff] [blame] | 39 | * Other platform porting definitions are provided by included headers |
Juan Castillo | 6ba59eb | 2014-11-07 09:44:58 +0000 | [diff] [blame] | 40 | */ |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 41 | |
Juan Castillo | 6ba59eb | 2014-11-07 09:44:58 +0000 | [diff] [blame] | 42 | /* |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 43 | * Required ARM standard platform porting definitions |
Juan Castillo | 6ba59eb | 2014-11-07 09:44:58 +0000 | [diff] [blame] | 44 | */ |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 45 | #define PLAT_ARM_CLUSTER_COUNT JUNO_CLUSTER_COUNT |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 46 | |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 47 | #define PLAT_ARM_TRUSTED_SRAM_SIZE UL(0x00040000) /* 256 KB */ |
Antonio Nino Diaz | 48bfb54 | 2018-10-11 13:02:34 +0100 | [diff] [blame] | 48 | |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 49 | /* Use the bypass address */ |
Sathees Balya | 6f07a60 | 2018-11-02 14:56:06 +0000 | [diff] [blame] | 50 | #define PLAT_ARM_TRUSTED_ROM_BASE (V2M_FLASH0_BASE + \ |
| 51 | BL1_ROM_BYPASS_OFFSET) |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 52 | |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 53 | #define NSRAM_BASE UL(0x2e000000) |
| 54 | #define NSRAM_SIZE UL(0x00008000) /* 32KB */ |
Chris Kay | 42fbdfc | 2018-05-10 14:27:45 +0100 | [diff] [blame] | 55 | |
Suyash Pathak | 00b9983 | 2020-02-12 10:36:20 +0530 | [diff] [blame] | 56 | #define PLAT_ARM_DRAM2_BASE ULL(0x880000000) |
| 57 | #define PLAT_ARM_DRAM2_SIZE ULL(0x180000000) |
| 58 | |
Zelalem Aweke | cb6b562 | 2021-07-26 21:28:42 -0500 | [diff] [blame] | 59 | /* Range of kernel DTB load address */ |
| 60 | #define JUNO_DTB_DRAM_MAP_START ULL(0x82000000) |
| 61 | #define JUNO_DTB_DRAM_MAP_SIZE ULL(0x00008000) /* 32KB */ |
Mikael Olsson | 0232da2 | 2021-02-12 17:30:16 +0100 | [diff] [blame] | 62 | |
| 63 | #define ARM_DTB_DRAM_NS MAP_REGION_FLAT( \ |
Zelalem Aweke | cb6b562 | 2021-07-26 21:28:42 -0500 | [diff] [blame] | 64 | JUNO_DTB_DRAM_MAP_START, \ |
| 65 | JUNO_DTB_DRAM_MAP_SIZE, \ |
Mikael Olsson | 0232da2 | 2021-02-12 17:30:16 +0100 | [diff] [blame] | 66 | MT_MEMORY | MT_RO | MT_NS) |
| 67 | |
Rob Hughes | 9a2177a | 2023-01-17 16:10:26 +0000 | [diff] [blame] | 68 | #ifdef JUNO_ETHOSN_TZMP1 |
Mikael Olsson | a7df0d6 | 2023-01-13 09:56:41 +0100 | [diff] [blame] | 69 | #define JUNO_ETHOSN_PROT_FW_RO MAP_REGION_FLAT( \ |
| 70 | JUNO_ETHOSN_FW_TZC_PROT_DRAM2_BASE, \ |
| 71 | JUNO_ETHOSN_FW_TZC_PROT_DRAM2_SIZE, \ |
| 72 | MT_RO_DATA | MT_SECURE) |
| 73 | |
Rob Hughes | 9a2177a | 2023-01-17 16:10:26 +0000 | [diff] [blame] | 74 | #define JUNO_ETHOSN_PROT_FW_RW MAP_REGION_FLAT( \ |
| 75 | JUNO_ETHOSN_FW_TZC_PROT_DRAM2_BASE, \ |
| 76 | JUNO_ETHOSN_FW_TZC_PROT_DRAM2_SIZE, \ |
| 77 | MT_MEMORY | MT_RW | MT_SECURE) |
| 78 | #endif |
| 79 | |
Roberto Vargas | 550eb08 | 2018-01-05 16:00:05 +0000 | [diff] [blame] | 80 | /* virtual address used by dynamic mem_protect for chunk_base */ |
Sathees Balya | 30952cc | 2018-09-27 14:41:02 +0100 | [diff] [blame] | 81 | #define PLAT_ARM_MEM_PROTEC_VA_FRAME UL(0xc0000000) |
Roberto Vargas | 550eb08 | 2018-01-05 16:00:05 +0000 | [diff] [blame] | 82 | |
Juan Castillo | 6ba59eb | 2014-11-07 09:44:58 +0000 | [diff] [blame] | 83 | /* |
Sathees Balya | 6f07a60 | 2018-11-02 14:56:06 +0000 | [diff] [blame] | 84 | * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page |
| 85 | */ |
| 86 | |
| 87 | #if USE_ROMLIB |
| 88 | #define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0x1000) |
| 89 | #define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0xe000) |
Louis Mayencourt | 438aa72 | 2019-10-11 14:31:13 +0100 | [diff] [blame] | 90 | #define JUNO_BL2_ROMLIB_OPTIMIZATION UL(0x8000) |
Sathees Balya | 6f07a60 | 2018-11-02 14:56:06 +0000 | [diff] [blame] | 91 | #else |
| 92 | #define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0) |
| 93 | #define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0) |
Louis Mayencourt | 438aa72 | 2019-10-11 14:31:13 +0100 | [diff] [blame] | 94 | #define JUNO_BL2_ROMLIB_OPTIMIZATION UL(0) |
Sathees Balya | 6f07a60 | 2018-11-02 14:56:06 +0000 | [diff] [blame] | 95 | #endif |
| 96 | |
| 97 | /* |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 98 | * Actual ROM size on Juno is 64 KB, but TBB currently requires at least 80 KB |
| 99 | * in debug mode. We can test TBB on Juno bypassing the ROM and using 128 KB of |
| 100 | * flash |
Juan Castillo | 6ba59eb | 2014-11-07 09:44:58 +0000 | [diff] [blame] | 101 | */ |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 102 | |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 103 | #if TRUSTED_BOARD_BOOT |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 104 | #define PLAT_ARM_TRUSTED_ROM_SIZE UL(0x00020000) |
Juan Castillo | 921b877 | 2014-09-05 17:29:38 +0100 | [diff] [blame] | 105 | #else |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 106 | #define PLAT_ARM_TRUSTED_ROM_SIZE UL(0x00010000) |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 107 | #endif /* TRUSTED_BOARD_BOOT */ |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 108 | |
Vikram Kanigiri | eade34c | 2016-01-20 15:57:35 +0000 | [diff] [blame] | 109 | /* |
Vikram Kanigiri | eade34c | 2016-01-20 15:57:35 +0000 | [diff] [blame] | 110 | * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the |
| 111 | * plat_arm_mmap array defined for each BL stage. |
| 112 | */ |
Masahiro Yamada | 441bfdd | 2016-12-25 23:36:24 +0900 | [diff] [blame] | 113 | #ifdef IMAGE_BL1 |
Vikram Kanigiri | eade34c | 2016-01-20 15:57:35 +0000 | [diff] [blame] | 114 | # define PLAT_ARM_MMAP_ENTRIES 7 |
| 115 | # define MAX_XLAT_TABLES 4 |
| 116 | #endif |
| 117 | |
Masahiro Yamada | 441bfdd | 2016-12-25 23:36:24 +0900 | [diff] [blame] | 118 | #ifdef IMAGE_BL2 |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 119 | #ifdef SPD_opteed |
Rob Hughes | 9a2177a | 2023-01-17 16:10:26 +0000 | [diff] [blame] | 120 | # define PLAT_ARM_MMAP_ENTRIES 13 |
Roberto Vargas | a1c16b6 | 2017-08-03 09:16:43 +0100 | [diff] [blame] | 121 | # define MAX_XLAT_TABLES 5 |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 122 | #else |
Rob Hughes | 9a2177a | 2023-01-17 16:10:26 +0000 | [diff] [blame] | 123 | # define PLAT_ARM_MMAP_ENTRIES 11 |
| 124 | # define MAX_XLAT_TABLES 5 |
Vikram Kanigiri | eade34c | 2016-01-20 15:57:35 +0000 | [diff] [blame] | 125 | #endif |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 126 | #endif |
Vikram Kanigiri | eade34c | 2016-01-20 15:57:35 +0000 | [diff] [blame] | 127 | |
Masahiro Yamada | 441bfdd | 2016-12-25 23:36:24 +0900 | [diff] [blame] | 128 | #ifdef IMAGE_BL2U |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 129 | # define PLAT_ARM_MMAP_ENTRIES 5 |
Vikram Kanigiri | eade34c | 2016-01-20 15:57:35 +0000 | [diff] [blame] | 130 | # define MAX_XLAT_TABLES 3 |
| 131 | #endif |
| 132 | |
Masahiro Yamada | 441bfdd | 2016-12-25 23:36:24 +0900 | [diff] [blame] | 133 | #ifdef IMAGE_BL31 |
Mikael Olsson | a7df0d6 | 2023-01-13 09:56:41 +0100 | [diff] [blame] | 134 | # define PLAT_ARM_MMAP_ENTRIES 8 |
| 135 | # define MAX_XLAT_TABLES 6 |
Vikram Kanigiri | eade34c | 2016-01-20 15:57:35 +0000 | [diff] [blame] | 136 | #endif |
| 137 | |
Masahiro Yamada | 441bfdd | 2016-12-25 23:36:24 +0900 | [diff] [blame] | 138 | #ifdef IMAGE_BL32 |
Roberto Vargas | 550eb08 | 2018-01-05 16:00:05 +0000 | [diff] [blame] | 139 | # define PLAT_ARM_MMAP_ENTRIES 6 |
Yatharth Kochar | 2694cba | 2016-11-14 12:00:41 +0000 | [diff] [blame] | 140 | # define MAX_XLAT_TABLES 4 |
Vikram Kanigiri | eade34c | 2016-01-20 15:57:35 +0000 | [diff] [blame] | 141 | #endif |
| 142 | |
Antonio Nino Diaz | 30ce3ad | 2016-07-25 12:04:31 +0100 | [diff] [blame] | 143 | /* |
| 144 | * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size |
| 145 | * plus a little space for growth. |
| 146 | */ |
| 147 | #if TRUSTED_BOARD_BOOT |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 148 | # define PLAT_ARM_MAX_BL1_RW_SIZE UL(0xB000) |
Antonio Nino Diaz | 30ce3ad | 2016-07-25 12:04:31 +0100 | [diff] [blame] | 149 | #else |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 150 | # define PLAT_ARM_MAX_BL1_RW_SIZE UL(0x6000) |
Antonio Nino Diaz | 30ce3ad | 2016-07-25 12:04:31 +0100 | [diff] [blame] | 151 | #endif |
| 152 | |
| 153 | /* |
| 154 | * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a |
| 155 | * little space for growth. |
| 156 | */ |
| 157 | #if TRUSTED_BOARD_BOOT |
Qixiang Xu | de431b1 | 2017-10-13 09:23:42 +0800 | [diff] [blame] | 158 | #if TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_RSA_AND_ECDSA |
Louis Mayencourt | 438aa72 | 2019-10-11 14:31:13 +0100 | [diff] [blame] | 159 | # define PLAT_ARM_MAX_BL2_SIZE (UL(0x1F000) - JUNO_BL2_ROMLIB_OPTIMIZATION) |
Amit Daniel Kachhap | 4a8c7f9 | 2018-03-23 11:56:23 +0530 | [diff] [blame] | 160 | #elif TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_ECDSA |
Louis Mayencourt | 438aa72 | 2019-10-11 14:31:13 +0100 | [diff] [blame] | 161 | # define PLAT_ARM_MAX_BL2_SIZE (UL(0x1D000) - JUNO_BL2_ROMLIB_OPTIMIZATION) |
Qixiang Xu | de431b1 | 2017-10-13 09:23:42 +0800 | [diff] [blame] | 162 | #else |
Louis Mayencourt | 438aa72 | 2019-10-11 14:31:13 +0100 | [diff] [blame] | 163 | # define PLAT_ARM_MAX_BL2_SIZE (UL(0x1D000) - JUNO_BL2_ROMLIB_OPTIMIZATION) |
Qixiang Xu | de431b1 | 2017-10-13 09:23:42 +0800 | [diff] [blame] | 164 | #endif |
Antonio Nino Diaz | 30ce3ad | 2016-07-25 12:04:31 +0100 | [diff] [blame] | 165 | #else |
Manish V Badarkhe | fbf1fd2 | 2020-06-09 11:31:17 +0100 | [diff] [blame] | 166 | # define PLAT_ARM_MAX_BL2_SIZE (UL(0x13000) - JUNO_BL2_ROMLIB_OPTIMIZATION) |
Antonio Nino Diaz | 30ce3ad | 2016-07-25 12:04:31 +0100 | [diff] [blame] | 167 | #endif |
| 168 | |
| 169 | /* |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 170 | * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is |
| 171 | * calculated using the current BL31 PROGBITS debug size plus the sizes of |
| 172 | * BL2 and BL1-RW. SCP_BL2 image is loaded into the space BL31 -> BL2_BASE. |
| 173 | * Hence the BL31 PROGBITS size should be >= PLAT_CSS_MAX_SCP_BL2_SIZE. |
Antonio Nino Diaz | 30ce3ad | 2016-07-25 12:04:31 +0100 | [diff] [blame] | 174 | */ |
Manish V Badarkhe | fbf1fd2 | 2020-06-09 11:31:17 +0100 | [diff] [blame] | 175 | #define PLAT_ARM_MAX_BL31_SIZE UL(0x3D000) |
Antonio Nino Diaz | 30ce3ad | 2016-07-25 12:04:31 +0100 | [diff] [blame] | 176 | |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 177 | #if JUNO_AARCH32_EL3_RUNTIME |
| 178 | /* |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 179 | * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is |
| 180 | * calculated using the current BL32 PROGBITS debug size plus the sizes of |
| 181 | * BL2 and BL1-RW. SCP_BL2 image is loaded into the space BL32 -> BL2_BASE. |
| 182 | * Hence the BL32 PROGBITS size should be >= PLAT_CSS_MAX_SCP_BL2_SIZE. |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 183 | */ |
Manish V Badarkhe | fbf1fd2 | 2020-06-09 11:31:17 +0100 | [diff] [blame] | 184 | #define PLAT_ARM_MAX_BL32_SIZE UL(0x3D000) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 185 | #endif |
| 186 | |
Soby Mathew | 39f9c16 | 2017-08-22 14:06:19 +0100 | [diff] [blame] | 187 | /* |
Antonio Nino Diaz | 48bfb54 | 2018-10-11 13:02:34 +0100 | [diff] [blame] | 188 | * Size of cacheable stacks |
| 189 | */ |
| 190 | #if defined(IMAGE_BL1) |
| 191 | # if TRUSTED_BOARD_BOOT |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 192 | # define PLATFORM_STACK_SIZE UL(0x1000) |
Antonio Nino Diaz | 48bfb54 | 2018-10-11 13:02:34 +0100 | [diff] [blame] | 193 | # else |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 194 | # define PLATFORM_STACK_SIZE UL(0x440) |
Antonio Nino Diaz | 48bfb54 | 2018-10-11 13:02:34 +0100 | [diff] [blame] | 195 | # endif |
| 196 | #elif defined(IMAGE_BL2) |
| 197 | # if TRUSTED_BOARD_BOOT |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 198 | # define PLATFORM_STACK_SIZE UL(0x1000) |
Antonio Nino Diaz | 48bfb54 | 2018-10-11 13:02:34 +0100 | [diff] [blame] | 199 | # else |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 200 | # define PLATFORM_STACK_SIZE UL(0x400) |
Antonio Nino Diaz | 48bfb54 | 2018-10-11 13:02:34 +0100 | [diff] [blame] | 201 | # endif |
| 202 | #elif defined(IMAGE_BL2U) |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 203 | # define PLATFORM_STACK_SIZE UL(0x400) |
Antonio Nino Diaz | 48bfb54 | 2018-10-11 13:02:34 +0100 | [diff] [blame] | 204 | #elif defined(IMAGE_BL31) |
| 205 | # if PLAT_XLAT_TABLES_DYNAMIC |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 206 | # define PLATFORM_STACK_SIZE UL(0x800) |
Antonio Nino Diaz | 48bfb54 | 2018-10-11 13:02:34 +0100 | [diff] [blame] | 207 | # else |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 208 | # define PLATFORM_STACK_SIZE UL(0x400) |
Antonio Nino Diaz | 48bfb54 | 2018-10-11 13:02:34 +0100 | [diff] [blame] | 209 | # endif |
| 210 | #elif defined(IMAGE_BL32) |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 211 | # define PLATFORM_STACK_SIZE UL(0x440) |
Antonio Nino Diaz | 48bfb54 | 2018-10-11 13:02:34 +0100 | [diff] [blame] | 212 | #endif |
| 213 | |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 214 | /* CCI related constants */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 215 | #define PLAT_ARM_CCI_BASE UL(0x2c090000) |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 216 | #define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 4 |
| 217 | #define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 3 |
Juan Castillo | 921b877 | 2014-09-05 17:29:38 +0100 | [diff] [blame] | 218 | |
Vikram Kanigiri | 5d86f2e | 2016-01-21 14:08:15 +0000 | [diff] [blame] | 219 | /* System timer related constants */ |
Antonio Nino Diaz | 6971f00 | 2018-11-06 13:14:21 +0000 | [diff] [blame] | 220 | #define PLAT_ARM_NSTIMER_FRAME_ID U(1) |
Vikram Kanigiri | 5d86f2e | 2016-01-21 14:08:15 +0000 | [diff] [blame] | 221 | |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 222 | /* TZC related constants */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 223 | #define PLAT_ARM_TZC_BASE UL(0x2a4a0000) |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 224 | #define PLAT_ARM_TZC_NS_DEV_ACCESS ( \ |
| 225 | TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CCI400) | \ |
| 226 | TZC_REGION_ACCESS_RDWR(TZC400_NSAID_PCIE) | \ |
| 227 | TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD0) | \ |
| 228 | TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD1) | \ |
| 229 | TZC_REGION_ACCESS_RDWR(TZC400_NSAID_USB) | \ |
| 230 | TZC_REGION_ACCESS_RDWR(TZC400_NSAID_DMA330) | \ |
| 231 | TZC_REGION_ACCESS_RDWR(TZC400_NSAID_THINLINKS) | \ |
| 232 | TZC_REGION_ACCESS_RDWR(TZC400_NSAID_AP) | \ |
| 233 | TZC_REGION_ACCESS_RDWR(TZC400_NSAID_GPU) | \ |
| 234 | TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CORESIGHT)) |
Juan Castillo | 921b877 | 2014-09-05 17:29:38 +0100 | [diff] [blame] | 235 | |
Suyash Pathak | 81a5d03 | 2020-02-06 11:51:54 +0530 | [diff] [blame] | 236 | /* TZC related constants */ |
| 237 | #define PLAT_ARM_TZC_FILTERS TZC_400_REGION_ATTR_FILTER_BIT_ALL |
| 238 | |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 239 | /* |
| 240 | * Required ARM CSS based platform porting definitions |
| 241 | */ |
Juan Castillo | 921b877 | 2014-09-05 17:29:38 +0100 | [diff] [blame] | 242 | |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 243 | /* GIC related constants (no GICR in GIC-400) */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 244 | #define PLAT_ARM_GICD_BASE UL(0x2c010000) |
| 245 | #define PLAT_ARM_GICC_BASE UL(0x2c02f000) |
| 246 | #define PLAT_ARM_GICH_BASE UL(0x2c04f000) |
| 247 | #define PLAT_ARM_GICV_BASE UL(0x2c06f000) |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 248 | |
Vikram Kanigiri | 5d86f2e | 2016-01-21 14:08:15 +0000 | [diff] [blame] | 249 | /* MHU related constants */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 250 | #define PLAT_CSS_MHU_BASE UL(0x2b1f0000) |
Vikram Kanigiri | 5d86f2e | 2016-01-21 14:08:15 +0000 | [diff] [blame] | 251 | |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 252 | /* |
Vikram Kanigiri | 7208419 | 2016-02-08 16:29:30 +0000 | [diff] [blame] | 253 | * Base address of the first memory region used for communication between AP |
| 254 | * and SCP. Used by the BOM and SCPI protocols. |
Soby Mathew | 1ced6b8 | 2017-06-12 12:37:10 +0100 | [diff] [blame] | 255 | */ |
| 256 | #if !CSS_USE_SCMI_SDS_DRIVER |
| 257 | /* |
Vikram Kanigiri | 7208419 | 2016-02-08 16:29:30 +0000 | [diff] [blame] | 258 | * Note that this is located at the same address as SCP_BOOT_CFG_ADDR, which |
| 259 | * means the SCP/AP configuration data gets overwritten when the AP initiates |
| 260 | * communication with the SCP. The configuration data is expected to be a |
| 261 | * 32-bit word on all CSS platforms. On Juno, part of this configuration is |
| 262 | * which CPU is the primary, according to the shift and mask definitions below. |
| 263 | */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 264 | #define PLAT_CSS_SCP_COM_SHARED_MEM_BASE (ARM_TRUSTED_SRAM_BASE + UL(0x80)) |
Vikram Kanigiri | 7208419 | 2016-02-08 16:29:30 +0000 | [diff] [blame] | 265 | #define PLAT_CSS_PRIMARY_CPU_SHIFT 8 |
| 266 | #define PLAT_CSS_PRIMARY_CPU_BIT_WIDTH 4 |
Soby Mathew | 1ced6b8 | 2017-06-12 12:37:10 +0100 | [diff] [blame] | 267 | #endif |
Vikram Kanigiri | 7208419 | 2016-02-08 16:29:30 +0000 | [diff] [blame] | 268 | |
| 269 | /* |
Chris Kay | f8fa465 | 2020-03-12 13:50:26 +0000 | [diff] [blame] | 270 | * SCP_BL2 uses up whatever remaining space is available as it is loaded before |
| 271 | * anything else in this memory region and is handed over to the SCP before |
| 272 | * BL31 is loaded over the top. |
Yatharth Kochar | 8c0177f | 2016-11-11 13:57:50 +0000 | [diff] [blame] | 273 | */ |
Chris Kay | 8ab69c8 | 2020-04-17 10:36:34 +0100 | [diff] [blame] | 274 | #define PLAT_CSS_MAX_SCP_BL2_SIZE \ |
Manish V Badarkhe | 1da211a | 2020-05-31 10:17:59 +0100 | [diff] [blame] | 275 | ((SCP_BL2_LIMIT - ARM_FW_CONFIG_LIMIT) & ~PAGE_SIZE_MASK) |
Chris Kay | 8ab69c8 | 2020-04-17 10:36:34 +0100 | [diff] [blame] | 276 | |
Chris Kay | f8fa465 | 2020-03-12 13:50:26 +0000 | [diff] [blame] | 277 | #define PLAT_CSS_MAX_SCP_BL2U_SIZE PLAT_CSS_MAX_SCP_BL2_SIZE |
Yatharth Kochar | 8c0177f | 2016-11-11 13:57:50 +0000 | [diff] [blame] | 278 | |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 279 | #define PLAT_ARM_G1S_IRQ_PROPS(grp) \ |
| 280 | CSS_G1S_IRQ_PROPS(grp), \ |
| 281 | ARM_G1S_IRQ_PROPS(grp), \ |
| 282 | INTR_PROP_DESC(JUNO_IRQ_DMA_SMMU, GIC_HIGHEST_SEC_PRIORITY, \ |
Sathees Balya | 30952cc | 2018-09-27 14:41:02 +0100 | [diff] [blame] | 283 | (grp), GIC_INTR_CFG_LEVEL), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 284 | INTR_PROP_DESC(JUNO_IRQ_HDLCD0_SMMU, GIC_HIGHEST_SEC_PRIORITY, \ |
Sathees Balya | 30952cc | 2018-09-27 14:41:02 +0100 | [diff] [blame] | 285 | (grp), GIC_INTR_CFG_LEVEL), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 286 | INTR_PROP_DESC(JUNO_IRQ_HDLCD1_SMMU, GIC_HIGHEST_SEC_PRIORITY, \ |
Sathees Balya | 30952cc | 2018-09-27 14:41:02 +0100 | [diff] [blame] | 287 | (grp), GIC_INTR_CFG_LEVEL), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 288 | INTR_PROP_DESC(JUNO_IRQ_USB_SMMU, GIC_HIGHEST_SEC_PRIORITY, \ |
Sathees Balya | 30952cc | 2018-09-27 14:41:02 +0100 | [diff] [blame] | 289 | (grp), GIC_INTR_CFG_LEVEL), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 290 | INTR_PROP_DESC(JUNO_IRQ_THIN_LINKS_SMMU, GIC_HIGHEST_SEC_PRIORITY, \ |
Sathees Balya | 30952cc | 2018-09-27 14:41:02 +0100 | [diff] [blame] | 291 | (grp), GIC_INTR_CFG_LEVEL), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 292 | INTR_PROP_DESC(JUNO_IRQ_SEC_I2C, GIC_HIGHEST_SEC_PRIORITY, \ |
Sathees Balya | 30952cc | 2018-09-27 14:41:02 +0100 | [diff] [blame] | 293 | (grp), GIC_INTR_CFG_LEVEL), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 294 | INTR_PROP_DESC(JUNO_IRQ_GPU_SMMU_1, GIC_HIGHEST_SEC_PRIORITY, \ |
Sathees Balya | 30952cc | 2018-09-27 14:41:02 +0100 | [diff] [blame] | 295 | (grp), GIC_INTR_CFG_LEVEL), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 296 | INTR_PROP_DESC(JUNO_IRQ_ETR_SMMU, GIC_HIGHEST_SEC_PRIORITY, \ |
Sathees Balya | 30952cc | 2018-09-27 14:41:02 +0100 | [diff] [blame] | 297 | (grp), GIC_INTR_CFG_LEVEL) |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 298 | |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 299 | #define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp) |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 300 | |
Dan Handley | 7bef800 | 2015-03-19 19:22:44 +0000 | [diff] [blame] | 301 | /* |
| 302 | * Required ARM CSS SoC based platform porting definitions |
| 303 | */ |
| 304 | |
| 305 | /* CSS SoC NIC-400 Global Programmers View (GPV) */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 306 | #define PLAT_SOC_CSS_NIC400_BASE UL(0x2a000000) |
Sandrine Bailleux | 798140d | 2014-07-17 16:06:39 +0100 | [diff] [blame] | 307 | |
Jeenu Viswambharan | 6e28446 | 2017-12-08 10:38:24 +0000 | [diff] [blame] | 308 | #define PLAT_ARM_PRIVATE_SDEI_EVENTS ARM_SDEI_PRIVATE_EVENTS |
| 309 | #define PLAT_ARM_SHARED_SDEI_EVENTS ARM_SDEI_SHARED_EVENTS |
| 310 | |
Chandni Cherukuri | 0fdcbc0 | 2018-10-16 15:19:54 +0530 | [diff] [blame] | 311 | /* System power domain level */ |
| 312 | #define CSS_SYSTEM_PWR_DMN_LVL ARM_PWR_LVL2 |
| 313 | |
Manoj Kumar | 69bebd8 | 2019-06-21 17:07:13 +0100 | [diff] [blame] | 314 | /* |
| 315 | * Physical and virtual address space limits for MMU in AARCH64 & AARCH32 modes |
| 316 | */ |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 317 | #ifdef __aarch64__ |
Manoj Kumar | 69bebd8 | 2019-06-21 17:07:13 +0100 | [diff] [blame] | 318 | #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 36) |
| 319 | #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 36) |
| 320 | #else |
| 321 | #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) |
| 322 | #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) |
| 323 | #endif |
| 324 | |
Aditya Angadi | 7f8837b | 2019-12-31 14:23:53 +0530 | [diff] [blame] | 325 | /* Number of SCMI channels on the platform */ |
| 326 | #define PLAT_ARM_SCMI_CHANNEL_COUNT U(1) |
| 327 | |
Rob Hughes | 9a2177a | 2023-01-17 16:10:26 +0000 | [diff] [blame] | 328 | /* Protected NSAIDs and memory regions for the Arm(R) Ethos(TM)-N NPU driver */ |
Rajasekaran Kalidoss | f8a18b8 | 2022-11-16 17:16:44 +0100 | [diff] [blame] | 329 | #ifdef JUNO_ETHOSN_TZMP1 |
Rajasekaran Kalidoss | 85999a8 | 2023-05-08 14:55:13 +0200 | [diff] [blame] | 330 | #define ETHOSN_NPU_PROT_FW_NSAID JUNO_ETHOSN_TZC400_NSAID_FW_PROT |
| 331 | #define ETHOSN_NPU_PROT_RW_DATA_NSAID JUNO_ETHOSN_TZC400_NSAID_DATA_RW_PROT |
| 332 | #define ETHOSN_NPU_PROT_RO_DATA_NSAID JUNO_ETHOSN_TZC400_NSAID_DATA_RO_PROT |
Mikael Olsson | 80b61f5 | 2023-03-14 18:29:06 +0100 | [diff] [blame] | 333 | |
Rajasekaran Kalidoss | 85999a8 | 2023-05-08 14:55:13 +0200 | [diff] [blame] | 334 | #define ETHOSN_NPU_NS_RW_DATA_NSAID JUNO_ETHOSN_TZC400_NSAID_DATA_RW_NS |
| 335 | #define ETHOSN_NPU_NS_RO_DATA_NSAID JUNO_ETHOSN_TZC400_NSAID_DATA_RO_NS |
Mikael Olsson | 80b61f5 | 2023-03-14 18:29:06 +0100 | [diff] [blame] | 336 | |
Rajasekaran Kalidoss | 85999a8 | 2023-05-08 14:55:13 +0200 | [diff] [blame] | 337 | #define ETHOSN_NPU_FW_IMAGE_BASE JUNO_ETHOSN_FW_TZC_PROT_DRAM2_BASE |
| 338 | #define ETHOSN_NPU_FW_IMAGE_LIMIT \ |
Rob Hughes | 9a2177a | 2023-01-17 16:10:26 +0000 | [diff] [blame] | 339 | (JUNO_ETHOSN_FW_TZC_PROT_DRAM2_BASE + JUNO_ETHOSN_FW_TZC_PROT_DRAM2_SIZE) |
Rajasekaran Kalidoss | f8a18b8 | 2022-11-16 17:16:44 +0100 | [diff] [blame] | 340 | #endif |
| 341 | |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 342 | #endif /* PLATFORM_DEF_H */ |