blob: b69c6702ba9d10c6601db0d4f776496b7b7afac2 [file] [log] [blame]
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00001/*
Antonio Nino Diazc326c342019-01-11 11:20:10 +00002 * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00005 */
6
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +00007#include <assert.h>
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +01008#include <stdbool.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <platform_def.h>
11
12#include <arch.h>
Antonio Nino Diazc326c342019-01-11 11:20:10 +000013#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000014#include <arch_helpers.h>
15#include <lib/cassert.h>
16#include <lib/utils_def.h>
17#include <lib/xlat_tables/xlat_tables_v2.h>
18
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000019#include "../xlat_tables_private.h"
20
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010021#if (ARM_ARCH_MAJOR == 7) && !defined(ARMV7_SUPPORTS_LARGE_PAGE_ADDRESSING)
Etienne Carriere0af78b62017-11-08 13:53:47 +010022#error ARMv7 target does not support LPAE MMU descriptors
23#endif
24
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010025/*
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010026 * Returns true if the provided granule size is supported, false otherwise.
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010027 */
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010028bool xlat_arch_is_granule_size_supported(size_t size)
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010029{
30 /*
Antonio Nino Diaz0842bd62018-07-12 15:54:10 +010031 * The library uses the long descriptor translation table format, which
32 * supports 4 KiB pages only.
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010033 */
Antonio Nino Diaz5c97bd12018-08-02 09:57:29 +010034 return size == PAGE_SIZE_4KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010035}
36
37size_t xlat_arch_get_max_supported_granule_size(void)
38{
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +010039 return PAGE_SIZE_4KB;
Antonio Nino Diaz4413ad52018-06-11 13:40:32 +010040}
41
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000042#if ENABLE_ASSERTIONS
Sandrine Bailleuxc5b63772017-05-31 13:31:48 +010043unsigned long long xlat_arch_get_max_supported_pa(void)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000044{
45 /* Physical address space size for long descriptor format. */
David Cunadoc1503122018-02-16 21:12:58 +000046 return (1ULL << 40) - 1ULL;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000047}
Sathees Balya74155972019-01-25 11:36:01 +000048
49/*
50 * Return minimum virtual address space size supported by the architecture
51 */
52uintptr_t xlat_get_min_virt_addr_space_size(void)
53{
54 return MIN_VIRT_ADDR_SPACE_SIZE;
55}
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000056#endif /* ENABLE_ASSERTIONS*/
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000057
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010058bool is_mmu_enabled_ctx(const xlat_ctx_t *ctx)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000059{
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010060 if (ctx->xlat_regime == EL1_EL0_REGIME) {
61 assert(xlat_arch_current_el() == 1U);
62 return (read_sctlr() & SCTLR_M_BIT) != 0U;
63 } else {
64 assert(ctx->xlat_regime == EL2_REGIME);
65 assert(xlat_arch_current_el() == 2U);
66 return (read_hsctlr() & HSCTLR_M_BIT) != 0U;
67 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +000068}
69
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +010070bool is_dcache_enabled(void)
71{
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010072 if (IS_IN_EL2()) {
73 return (read_hsctlr() & HSCTLR_C_BIT) != 0U;
74 } else {
75 return (read_sctlr() & SCTLR_C_BIT) != 0U;
76 }
Antonio Nino Diaz37a5efa2018-08-07 12:47:12 +010077}
78
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010079uint64_t xlat_arch_regime_get_xn_desc(int xlat_regime)
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +010080{
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010081 if (xlat_regime == EL1_EL0_REGIME) {
82 return UPPER_ATTRS(XN) | UPPER_ATTRS(PXN);
83 } else {
84 assert(xlat_regime == EL2_REGIME);
85 return UPPER_ATTRS(XN);
86 }
Antonio Nino Diaz44d3c212018-07-05 08:11:48 +010087}
88
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010089void xlat_arch_tlbi_va(uintptr_t va, int xlat_regime)
Douglas Raillard2d545792017-09-25 15:23:22 +010090{
91 /*
92 * Ensure the translation table write has drained into memory before
93 * invalidating the TLB entry.
94 */
95 dsbishst();
96
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +010097 if (xlat_regime == EL1_EL0_REGIME) {
98 tlbimvaais(TLBI_ADDR(va));
99 } else {
100 assert(xlat_regime == EL2_REGIME);
101 tlbimvahis(TLBI_ADDR(va));
102 }
Douglas Raillard2d545792017-09-25 15:23:22 +0100103}
104
Antonio Nino Diazac998032017-02-27 17:23:54 +0000105void xlat_arch_tlbi_va_sync(void)
106{
107 /* Invalidate all entries from branch predictors. */
108 bpiallis();
109
110 /*
111 * A TLB maintenance instruction can complete at any time after
112 * it is issued, but is only guaranteed to be complete after the
113 * execution of DSB by the PE that executed the TLB maintenance
114 * instruction. After the TLB invalidate instruction is
115 * complete, no new memory accesses using the invalidated TLB
116 * entries will be observed by any observer of the system
117 * domain. See section D4.8.2 of the ARMv8 (issue k), paragraph
118 * "Ordering and completion of TLB maintenance instructions".
119 */
120 dsbish();
121
122 /*
123 * The effects of a completed TLB maintenance instruction are
124 * only guaranteed to be visible on the PE that executed the
125 * instruction after the execution of an ISB instruction by the
126 * PE that executed the TLB maintenance instruction.
127 */
128 isb();
129}
130
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100131unsigned int xlat_arch_current_el(void)
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100132{
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100133 if (IS_IN_HYP()) {
134 return 2U;
135 } else {
136 assert(IS_IN_SVC() || IS_IN_MON());
137 /*
138 * If EL3 is in AArch32 mode, all secure PL1 modes (Monitor,
139 * System, SVC, Abort, UND, IRQ and FIQ modes) execute at EL3.
140 *
141 * The PL1&0 translation regime in AArch32 behaves like the
142 * EL1&0 regime in AArch64 except for the XN bits, but we set
143 * and unset them at the same time, so there's no difference in
144 * practice.
145 */
146 return 1U;
147 }
Antonio Nino Diazefabaa92017-04-27 13:30:22 +0100148}
149
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000150/*******************************************************************************
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100151 * Function for enabling the MMU in PL1 or PL2, assuming that the page tables
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100152 * have already been created.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000153 ******************************************************************************/
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100154void setup_mmu_cfg(uint64_t *params, unsigned int flags,
155 const uint64_t *base_table, unsigned long long max_pa,
156 uintptr_t max_va, __unused int xlat_regime)
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000157{
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100158 uint64_t mair, ttbr0;
159 uint32_t ttbcr;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000160
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000161 /* Set attributes in the right indices of the MAIR */
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100162 mair = MAIR0_ATTR_SET(ATTR_DEVICE, ATTR_DEVICE_INDEX);
163 mair |= MAIR0_ATTR_SET(ATTR_IWBWA_OWBWA_NTR,
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000164 ATTR_IWBWA_OWBWA_NTR_INDEX);
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100165 mair |= MAIR0_ATTR_SET(ATTR_NON_CACHEABLE,
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000166 ATTR_NON_CACHEABLE_INDEX);
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100167
168 /*
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100169 * Configure the control register for stage 1 of the PL1&0 or EL2
170 * translation regimes.
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100171 */
172
173 /* Use the Long-descriptor translation table format. */
174 ttbcr = TTBCR_EAE_BIT;
175
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100176 if (xlat_regime == EL1_EL0_REGIME) {
177 assert(IS_IN_SVC() || IS_IN_MON());
178 /*
179 * Disable translation table walk for addresses that are
180 * translated using TTBR1. Therefore, only TTBR0 is used.
181 */
182 ttbcr |= TTBCR_EPD1_BIT;
183 } else {
184 assert(xlat_regime == EL2_REGIME);
185 assert(IS_IN_HYP());
186
187 /*
188 * Set HTCR bits as well. Set HTTBR table properties
189 * as Inner & outer WBWA & shareable.
190 */
191 ttbcr |= HTCR_RES1 |
192 HTCR_SH0_INNER_SHAREABLE | HTCR_RGN0_OUTER_WBA |
193 HTCR_RGN0_INNER_WBA;
194 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000195
196 /*
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100197 * Limit the input address ranges and memory region sizes translated
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100198 * using TTBR0 to the given virtual address space size, if smaller than
199 * 32 bits.
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100200 */
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100201 if (max_va != UINT32_MAX) {
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100202 uintptr_t virtual_addr_space_size = max_va + 1U;
203
Sathees Balya74155972019-01-25 11:36:01 +0000204 assert(virtual_addr_space_size >=
205 xlat_get_min_virt_addr_space_size());
206 assert(virtual_addr_space_size <=
207 MAX_VIRT_ADDR_SPACE_SIZE);
208 assert(IS_POWER_OF_TWO(virtual_addr_space_size));
209
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100210 /*
Sandrine Bailleux12e86442017-07-19 10:11:13 +0100211 * __builtin_ctzll(0) is undefined but here we are guaranteed
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100212 * that virtual_addr_space_size is in the range [1, UINT32_MAX].
213 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100214 int t0sz = 32 - __builtin_ctzll(virtual_addr_space_size);
215
216 ttbcr |= (uint32_t) t0sz;
Sandrine Bailleux46c53a22017-07-11 15:11:10 +0100217 }
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100218
219 /*
220 * Set the cacheability and shareability attributes for memory
221 * associated with translation table walks using TTBR0.
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000222 */
Antonio Nino Diaz50eb3742018-07-24 10:20:53 +0100223 if ((flags & XLAT_TABLE_NC) != 0U) {
Summer Qindaf5dbb2017-03-16 17:16:34 +0000224 /* Inner & outer non-cacheable non-shareable. */
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100225 ttbcr |= TTBCR_SH0_NON_SHAREABLE | TTBCR_RGN0_OUTER_NC |
226 TTBCR_RGN0_INNER_NC;
Summer Qindaf5dbb2017-03-16 17:16:34 +0000227 } else {
228 /* Inner & outer WBWA & shareable. */
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100229 ttbcr |= TTBCR_SH0_INNER_SHAREABLE | TTBCR_RGN0_OUTER_WBA |
230 TTBCR_RGN0_INNER_WBA;
Summer Qindaf5dbb2017-03-16 17:16:34 +0000231 }
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000232
233 /* Set TTBR0 bits as well */
234 ttbr0 = (uint64_t)(uintptr_t) base_table;
Antonio Nino Diaz668d9ee2018-07-12 15:44:42 +0100235
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000236 if (is_armv8_2_ttcnp_present()) {
237 /* Enable CnP bit so as to share page tables with all PEs. */
238 ttbr0 |= TTBR_CNP_BIT;
239 }
Sandrine Bailleux1423d052017-05-31 13:38:51 +0100240
Jeenu Viswambharan58e81482018-04-27 15:06:57 +0100241 /* Now populate MMU configuration */
Antonio Nino Diaz67f799e2018-07-15 16:42:01 +0100242 params[MMU_CFG_MAIR] = mair;
243 params[MMU_CFG_TCR] = (uint64_t) ttbcr;
244 params[MMU_CFG_TTBR0] = ttbr0;
Antonio Nino Diaz233c7c12017-03-08 14:40:23 +0000245}