blob: 409d7a60fc23fbf6eaecf96c6f5595e4f8cd5ba8 [file] [log] [blame]
Sandrine Bailleux798140d2014-07-17 16:06:39 +01001/*
Mikael Olsson0232da22021-02-12 17:30:16 +01002 * Copyright (c) 2014-2021, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux798140d2014-07-17 16:06:39 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Sandrine Bailleux798140d2014-07-17 16:06:39 +01005 */
6
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +00007#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
Sandrine Bailleux798140d2014-07-17 16:06:39 +01009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <drivers/arm/tzc400.h>
11#if TRUSTED_BOARD_BOOT
Manish V Badarkhef746ef72022-02-21 09:43:49 +000012#include MBEDTLS_CONFIG_FILE
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#endif
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000014#include <plat/arm/board/common/board_css_def.h>
15#include <plat/arm/board/common/v2m_def.h>
16#include <plat/arm/common/arm_def.h>
17#include <plat/arm/css/common/css_def.h>
18#include <plat/arm/soc/common/soc_css_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <plat/common/common_def.h>
20
Sandrine Bailleux1fe43362014-07-17 09:56:29 +010021#include "../juno_def.h"
Sandrine Bailleux798140d2014-07-17 16:06:39 +010022
Soby Mathew47e43f22016-02-01 14:04:34 +000023/* Required platform porting definitions */
Soby Mathewa869de12015-05-08 10:18:59 +010024/* Juno supports system power domain */
25#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
26#define PLAT_NUM_PWR_DOMAINS (ARM_SYSTEM_COUNT + \
Soby Mathew47e43f22016-02-01 14:04:34 +000027 JUNO_CLUSTER_COUNT + \
Soby Mathewa869de12015-05-08 10:18:59 +010028 PLATFORM_CORE_COUNT)
Soby Mathew47e43f22016-02-01 14:04:34 +000029#define PLATFORM_CORE_COUNT (JUNO_CLUSTER0_CORE_COUNT + \
30 JUNO_CLUSTER1_CORE_COUNT)
31
Soby Mathew7e4d6652017-05-10 11:50:30 +010032/* Cryptocell HW Base address */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000033#define PLAT_CRYPTOCELL_BASE UL(0x60050000)
Soby Mathew7e4d6652017-05-10 11:50:30 +010034
Juan Castillo6ba59eb2014-11-07 09:44:58 +000035/*
Soby Mathewa869de12015-05-08 10:18:59 +010036 * Other platform porting definitions are provided by included headers
Juan Castillo6ba59eb2014-11-07 09:44:58 +000037 */
Sandrine Bailleux798140d2014-07-17 16:06:39 +010038
Juan Castillo6ba59eb2014-11-07 09:44:58 +000039/*
Dan Handley7bef8002015-03-19 19:22:44 +000040 * Required ARM standard platform porting definitions
Juan Castillo6ba59eb2014-11-07 09:44:58 +000041 */
Soby Mathew47e43f22016-02-01 14:04:34 +000042#define PLAT_ARM_CLUSTER_COUNT JUNO_CLUSTER_COUNT
Sandrine Bailleux798140d2014-07-17 16:06:39 +010043
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000044#define PLAT_ARM_TRUSTED_SRAM_SIZE UL(0x00040000) /* 256 KB */
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +010045
Dan Handley7bef8002015-03-19 19:22:44 +000046/* Use the bypass address */
Sathees Balya6f07a602018-11-02 14:56:06 +000047#define PLAT_ARM_TRUSTED_ROM_BASE (V2M_FLASH0_BASE + \
48 BL1_ROM_BYPASS_OFFSET)
Sandrine Bailleux798140d2014-07-17 16:06:39 +010049
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000050#define NSRAM_BASE UL(0x2e000000)
51#define NSRAM_SIZE UL(0x00008000) /* 32KB */
Chris Kay42fbdfc2018-05-10 14:27:45 +010052
Suyash Pathak00b99832020-02-12 10:36:20 +053053#define PLAT_ARM_DRAM2_BASE ULL(0x880000000)
54#define PLAT_ARM_DRAM2_SIZE ULL(0x180000000)
55
Zelalem Awekecb6b5622021-07-26 21:28:42 -050056/* Range of kernel DTB load address */
57#define JUNO_DTB_DRAM_MAP_START ULL(0x82000000)
58#define JUNO_DTB_DRAM_MAP_SIZE ULL(0x00008000) /* 32KB */
Mikael Olsson0232da22021-02-12 17:30:16 +010059
60#define ARM_DTB_DRAM_NS MAP_REGION_FLAT( \
Zelalem Awekecb6b5622021-07-26 21:28:42 -050061 JUNO_DTB_DRAM_MAP_START, \
62 JUNO_DTB_DRAM_MAP_SIZE, \
Mikael Olsson0232da22021-02-12 17:30:16 +010063 MT_MEMORY | MT_RO | MT_NS)
64
Roberto Vargas550eb082018-01-05 16:00:05 +000065/* virtual address used by dynamic mem_protect for chunk_base */
Sathees Balya30952cc2018-09-27 14:41:02 +010066#define PLAT_ARM_MEM_PROTEC_VA_FRAME UL(0xc0000000)
Roberto Vargas550eb082018-01-05 16:00:05 +000067
Juan Castillo6ba59eb2014-11-07 09:44:58 +000068/*
Sathees Balya6f07a602018-11-02 14:56:06 +000069 * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
70 */
71
72#if USE_ROMLIB
73#define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0x1000)
74#define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0xe000)
Louis Mayencourt438aa722019-10-11 14:31:13 +010075#define JUNO_BL2_ROMLIB_OPTIMIZATION UL(0x8000)
Sathees Balya6f07a602018-11-02 14:56:06 +000076#else
77#define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0)
78#define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0)
Louis Mayencourt438aa722019-10-11 14:31:13 +010079#define JUNO_BL2_ROMLIB_OPTIMIZATION UL(0)
Sathees Balya6f07a602018-11-02 14:56:06 +000080#endif
81
82/*
Dan Handley7bef8002015-03-19 19:22:44 +000083 * Actual ROM size on Juno is 64 KB, but TBB currently requires at least 80 KB
84 * in debug mode. We can test TBB on Juno bypassing the ROM and using 128 KB of
85 * flash
Juan Castillo6ba59eb2014-11-07 09:44:58 +000086 */
Roberto Vargase3adc372018-05-23 09:27:06 +010087
Dan Handley7bef8002015-03-19 19:22:44 +000088#if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000089#define PLAT_ARM_TRUSTED_ROM_SIZE UL(0x00020000)
Juan Castillo921b8772014-09-05 17:29:38 +010090#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000091#define PLAT_ARM_TRUSTED_ROM_SIZE UL(0x00010000)
Dan Handley7bef8002015-03-19 19:22:44 +000092#endif /* TRUSTED_BOARD_BOOT */
Sandrine Bailleux798140d2014-07-17 16:06:39 +010093
Vikram Kanigirieade34c2016-01-20 15:57:35 +000094/*
Vikram Kanigirieade34c2016-01-20 15:57:35 +000095 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
96 * plat_arm_mmap array defined for each BL stage.
97 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090098#ifdef IMAGE_BL1
Vikram Kanigirieade34c2016-01-20 15:57:35 +000099# define PLAT_ARM_MMAP_ENTRIES 7
100# define MAX_XLAT_TABLES 4
101#endif
102
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900103#ifdef IMAGE_BL2
Summer Qin9db8f2e2017-04-24 16:49:28 +0100104#ifdef SPD_opteed
Roberto Vargasf8fda102017-08-08 11:27:20 +0100105# define PLAT_ARM_MMAP_ENTRIES 11
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100106# define MAX_XLAT_TABLES 5
Summer Qin9db8f2e2017-04-24 16:49:28 +0100107#else
Roberto Vargasf8fda102017-08-08 11:27:20 +0100108# define PLAT_ARM_MMAP_ENTRIES 10
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000109# define MAX_XLAT_TABLES 4
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000110#endif
Summer Qin9db8f2e2017-04-24 16:49:28 +0100111#endif
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000112
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900113#ifdef IMAGE_BL2U
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100114# define PLAT_ARM_MMAP_ENTRIES 5
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000115# define MAX_XLAT_TABLES 3
116#endif
117
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900118#ifdef IMAGE_BL31
Roberto Vargasf8fda102017-08-08 11:27:20 +0100119# define PLAT_ARM_MMAP_ENTRIES 7
Mikael Olsson0232da22021-02-12 17:30:16 +0100120# define MAX_XLAT_TABLES 5
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000121#endif
122
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900123#ifdef IMAGE_BL32
Roberto Vargas550eb082018-01-05 16:00:05 +0000124# define PLAT_ARM_MMAP_ENTRIES 6
Yatharth Kochar2694cba2016-11-14 12:00:41 +0000125# define MAX_XLAT_TABLES 4
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000126#endif
127
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100128/*
129 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
130 * plus a little space for growth.
131 */
132#if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000133# define PLAT_ARM_MAX_BL1_RW_SIZE UL(0xB000)
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100134#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000135# define PLAT_ARM_MAX_BL1_RW_SIZE UL(0x6000)
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100136#endif
137
138/*
139 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
140 * little space for growth.
141 */
142#if TRUSTED_BOARD_BOOT
Qixiang Xude431b12017-10-13 09:23:42 +0800143#if TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_RSA_AND_ECDSA
Louis Mayencourt438aa722019-10-11 14:31:13 +0100144# define PLAT_ARM_MAX_BL2_SIZE (UL(0x1F000) - JUNO_BL2_ROMLIB_OPTIMIZATION)
Amit Daniel Kachhap4a8c7f92018-03-23 11:56:23 +0530145#elif TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_ECDSA
Louis Mayencourt438aa722019-10-11 14:31:13 +0100146# define PLAT_ARM_MAX_BL2_SIZE (UL(0x1D000) - JUNO_BL2_ROMLIB_OPTIMIZATION)
Qixiang Xude431b12017-10-13 09:23:42 +0800147#else
Louis Mayencourt438aa722019-10-11 14:31:13 +0100148# define PLAT_ARM_MAX_BL2_SIZE (UL(0x1D000) - JUNO_BL2_ROMLIB_OPTIMIZATION)
Qixiang Xude431b12017-10-13 09:23:42 +0800149#endif
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100150#else
Manish V Badarkhefbf1fd22020-06-09 11:31:17 +0100151# define PLAT_ARM_MAX_BL2_SIZE (UL(0x13000) - JUNO_BL2_ROMLIB_OPTIMIZATION)
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100152#endif
153
154/*
Soby Mathewaf14b462018-06-01 16:53:38 +0100155 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
156 * calculated using the current BL31 PROGBITS debug size plus the sizes of
157 * BL2 and BL1-RW. SCP_BL2 image is loaded into the space BL31 -> BL2_BASE.
158 * Hence the BL31 PROGBITS size should be >= PLAT_CSS_MAX_SCP_BL2_SIZE.
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100159 */
Manish V Badarkhefbf1fd22020-06-09 11:31:17 +0100160#define PLAT_ARM_MAX_BL31_SIZE UL(0x3D000)
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100161
Soby Mathewbf169232017-11-14 14:10:10 +0000162#if JUNO_AARCH32_EL3_RUNTIME
163/*
Soby Mathewaf14b462018-06-01 16:53:38 +0100164 * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is
165 * calculated using the current BL32 PROGBITS debug size plus the sizes of
166 * BL2 and BL1-RW. SCP_BL2 image is loaded into the space BL32 -> BL2_BASE.
167 * Hence the BL32 PROGBITS size should be >= PLAT_CSS_MAX_SCP_BL2_SIZE.
Soby Mathewbf169232017-11-14 14:10:10 +0000168 */
Manish V Badarkhefbf1fd22020-06-09 11:31:17 +0100169#define PLAT_ARM_MAX_BL32_SIZE UL(0x3D000)
Soby Mathewbf169232017-11-14 14:10:10 +0000170#endif
171
Soby Mathew39f9c162017-08-22 14:06:19 +0100172/*
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100173 * Size of cacheable stacks
174 */
175#if defined(IMAGE_BL1)
176# if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000177# define PLATFORM_STACK_SIZE UL(0x1000)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100178# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000179# define PLATFORM_STACK_SIZE UL(0x440)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100180# endif
181#elif defined(IMAGE_BL2)
182# if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000183# define PLATFORM_STACK_SIZE UL(0x1000)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100184# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000185# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100186# endif
187#elif defined(IMAGE_BL2U)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000188# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100189#elif defined(IMAGE_BL31)
190# if PLAT_XLAT_TABLES_DYNAMIC
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000191# define PLATFORM_STACK_SIZE UL(0x800)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100192# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000193# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100194# endif
195#elif defined(IMAGE_BL32)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000196# define PLATFORM_STACK_SIZE UL(0x440)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100197#endif
198
Dan Handley7bef8002015-03-19 19:22:44 +0000199/* CCI related constants */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000200#define PLAT_ARM_CCI_BASE UL(0x2c090000)
Dan Handley7bef8002015-03-19 19:22:44 +0000201#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 4
202#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 3
Juan Castillo921b8772014-09-05 17:29:38 +0100203
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000204/* System timer related constants */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000205#define PLAT_ARM_NSTIMER_FRAME_ID U(1)
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000206
Dan Handley7bef8002015-03-19 19:22:44 +0000207/* TZC related constants */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000208#define PLAT_ARM_TZC_BASE UL(0x2a4a0000)
Dan Handley7bef8002015-03-19 19:22:44 +0000209#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
210 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CCI400) | \
211 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_PCIE) | \
212 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD0) | \
213 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD1) | \
214 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_USB) | \
215 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_DMA330) | \
216 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_THINLINKS) | \
217 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_AP) | \
218 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_GPU) | \
219 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CORESIGHT))
Juan Castillo921b8772014-09-05 17:29:38 +0100220
Suyash Pathak81a5d032020-02-06 11:51:54 +0530221/* TZC related constants */
222#define PLAT_ARM_TZC_FILTERS TZC_400_REGION_ATTR_FILTER_BIT_ALL
223
Dan Handley7bef8002015-03-19 19:22:44 +0000224/*
225 * Required ARM CSS based platform porting definitions
226 */
Juan Castillo921b8772014-09-05 17:29:38 +0100227
Dan Handley7bef8002015-03-19 19:22:44 +0000228/* GIC related constants (no GICR in GIC-400) */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000229#define PLAT_ARM_GICD_BASE UL(0x2c010000)
230#define PLAT_ARM_GICC_BASE UL(0x2c02f000)
231#define PLAT_ARM_GICH_BASE UL(0x2c04f000)
232#define PLAT_ARM_GICV_BASE UL(0x2c06f000)
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100233
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000234/* MHU related constants */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000235#define PLAT_CSS_MHU_BASE UL(0x2b1f0000)
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000236
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000237/*
Vikram Kanigiri72084192016-02-08 16:29:30 +0000238 * Base address of the first memory region used for communication between AP
239 * and SCP. Used by the BOM and SCPI protocols.
Soby Mathew1ced6b82017-06-12 12:37:10 +0100240 */
241#if !CSS_USE_SCMI_SDS_DRIVER
242/*
Vikram Kanigiri72084192016-02-08 16:29:30 +0000243 * Note that this is located at the same address as SCP_BOOT_CFG_ADDR, which
244 * means the SCP/AP configuration data gets overwritten when the AP initiates
245 * communication with the SCP. The configuration data is expected to be a
246 * 32-bit word on all CSS platforms. On Juno, part of this configuration is
247 * which CPU is the primary, according to the shift and mask definitions below.
248 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000249#define PLAT_CSS_SCP_COM_SHARED_MEM_BASE (ARM_TRUSTED_SRAM_BASE + UL(0x80))
Vikram Kanigiri72084192016-02-08 16:29:30 +0000250#define PLAT_CSS_PRIMARY_CPU_SHIFT 8
251#define PLAT_CSS_PRIMARY_CPU_BIT_WIDTH 4
Soby Mathew1ced6b82017-06-12 12:37:10 +0100252#endif
Vikram Kanigiri72084192016-02-08 16:29:30 +0000253
254/*
Chris Kayf8fa4652020-03-12 13:50:26 +0000255 * SCP_BL2 uses up whatever remaining space is available as it is loaded before
256 * anything else in this memory region and is handed over to the SCP before
257 * BL31 is loaded over the top.
Yatharth Kochar8c0177f2016-11-11 13:57:50 +0000258 */
Chris Kay8ab69c82020-04-17 10:36:34 +0100259#define PLAT_CSS_MAX_SCP_BL2_SIZE \
Manish V Badarkhe1da211a2020-05-31 10:17:59 +0100260 ((SCP_BL2_LIMIT - ARM_FW_CONFIG_LIMIT) & ~PAGE_SIZE_MASK)
Chris Kay8ab69c82020-04-17 10:36:34 +0100261
Chris Kayf8fa4652020-03-12 13:50:26 +0000262#define PLAT_CSS_MAX_SCP_BL2U_SIZE PLAT_CSS_MAX_SCP_BL2_SIZE
Yatharth Kochar8c0177f2016-11-11 13:57:50 +0000263
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100264#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
265 CSS_G1S_IRQ_PROPS(grp), \
266 ARM_G1S_IRQ_PROPS(grp), \
267 INTR_PROP_DESC(JUNO_IRQ_DMA_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100268 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100269 INTR_PROP_DESC(JUNO_IRQ_HDLCD0_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100270 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100271 INTR_PROP_DESC(JUNO_IRQ_HDLCD1_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100272 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100273 INTR_PROP_DESC(JUNO_IRQ_USB_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100274 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100275 INTR_PROP_DESC(JUNO_IRQ_THIN_LINKS_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100276 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100277 INTR_PROP_DESC(JUNO_IRQ_SEC_I2C, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100278 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100279 INTR_PROP_DESC(JUNO_IRQ_GPU_SMMU_1, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100280 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100281 INTR_PROP_DESC(JUNO_IRQ_ETR_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100282 (grp), GIC_INTR_CFG_LEVEL)
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100283
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100284#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000285
Dan Handley7bef8002015-03-19 19:22:44 +0000286/*
287 * Required ARM CSS SoC based platform porting definitions
288 */
289
290/* CSS SoC NIC-400 Global Programmers View (GPV) */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000291#define PLAT_SOC_CSS_NIC400_BASE UL(0x2a000000)
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100292
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000293#define PLAT_ARM_PRIVATE_SDEI_EVENTS ARM_SDEI_PRIVATE_EVENTS
294#define PLAT_ARM_SHARED_SDEI_EVENTS ARM_SDEI_SHARED_EVENTS
295
Chandni Cherukuri0fdcbc02018-10-16 15:19:54 +0530296/* System power domain level */
297#define CSS_SYSTEM_PWR_DMN_LVL ARM_PWR_LVL2
298
Manoj Kumar69bebd82019-06-21 17:07:13 +0100299/*
300 * Physical and virtual address space limits for MMU in AARCH64 & AARCH32 modes
301 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700302#ifdef __aarch64__
Manoj Kumar69bebd82019-06-21 17:07:13 +0100303#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 36)
304#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 36)
305#else
306#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
307#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
308#endif
309
Aditya Angadi7f8837b2019-12-31 14:23:53 +0530310/* Number of SCMI channels on the platform */
311#define PLAT_ARM_SCMI_CHANNEL_COUNT U(1)
312
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000313#endif /* PLATFORM_DEF_H */