blob: 199820ccd3a09cd1d643e4d6c62402d25503448f [file] [log] [blame]
Vikram Kanigiric47e0112015-02-17 11:50:28 +00001/*
Dimitris Papastamos858bd612018-01-16 10:32:47 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Vikram Kanigiric47e0112015-02-17 11:50:28 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Vikram Kanigiric47e0112015-02-17 11:50:28 +00005 */
6#include <arch.h>
7#include <asm_macros.S>
8#include <assert_macros.S>
9#include <cortex_a72.h>
10#include <cpu_macros.S>
11#include <plat_macros.S>
12
13 /* ---------------------------------------------
14 * Disable L1 data cache and unified L2 cache
15 * ---------------------------------------------
16 */
17func cortex_a72_disable_dcache
18 mrs x1, sctlr_el3
19 bic x1, x1, #SCTLR_C_BIT
20 msr sctlr_el3, x1
21 isb
22 ret
Kévin Petita877c252015-03-24 14:03:57 +000023endfunc cortex_a72_disable_dcache
Vikram Kanigiric47e0112015-02-17 11:50:28 +000024
25 /* ---------------------------------------------
26 * Disable all types of L2 prefetches.
27 * ---------------------------------------------
28 */
29func cortex_a72_disable_l2_prefetch
Varun Wadekar1384a162017-06-05 14:54:46 -070030 mrs x0, CORTEX_A72_ECTLR_EL1
31 orr x0, x0, #CORTEX_A72_ECTLR_DIS_TWD_ACC_PFTCH_BIT
32 mov x1, #CORTEX_A72_ECTLR_L2_IPFTCH_DIST_MASK
33 orr x1, x1, #CORTEX_A72_ECTLR_L2_DPFTCH_DIST_MASK
Vikram Kanigiric47e0112015-02-17 11:50:28 +000034 bic x0, x0, x1
Varun Wadekar1384a162017-06-05 14:54:46 -070035 msr CORTEX_A72_ECTLR_EL1, x0
Vikram Kanigiric47e0112015-02-17 11:50:28 +000036 isb
37 ret
Kévin Petita877c252015-03-24 14:03:57 +000038endfunc cortex_a72_disable_l2_prefetch
Vikram Kanigiric47e0112015-02-17 11:50:28 +000039
40 /* ---------------------------------------------
41 * Disable the load-store hardware prefetcher.
42 * ---------------------------------------------
43 */
44func cortex_a72_disable_hw_prefetcher
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010045 mrs x0, CORTEX_A72_CPUACTLR_EL1
46 orr x0, x0, #CORTEX_A72_CPUACTLR_EL1_DISABLE_L1_DCACHE_HW_PFTCH
47 msr CORTEX_A72_CPUACTLR_EL1, x0
Vikram Kanigiric47e0112015-02-17 11:50:28 +000048 isb
49 dsb ish
50 ret
Kévin Petita877c252015-03-24 14:03:57 +000051endfunc cortex_a72_disable_hw_prefetcher
Vikram Kanigiric47e0112015-02-17 11:50:28 +000052
53 /* ---------------------------------------------
54 * Disable intra-cluster coherency
55 * ---------------------------------------------
56 */
57func cortex_a72_disable_smp
Varun Wadekar1384a162017-06-05 14:54:46 -070058 mrs x0, CORTEX_A72_ECTLR_EL1
59 bic x0, x0, #CORTEX_A72_ECTLR_SMP_BIT
60 msr CORTEX_A72_ECTLR_EL1, x0
Vikram Kanigiric47e0112015-02-17 11:50:28 +000061 ret
Kévin Petita877c252015-03-24 14:03:57 +000062endfunc cortex_a72_disable_smp
Vikram Kanigiric47e0112015-02-17 11:50:28 +000063
64 /* ---------------------------------------------
65 * Disable debug interfaces
66 * ---------------------------------------------
67 */
68func cortex_a72_disable_ext_debug
69 mov x0, #1
70 msr osdlr_el1, x0
71 isb
72 dsb sy
73 ret
Kévin Petita877c252015-03-24 14:03:57 +000074endfunc cortex_a72_disable_ext_debug
Vikram Kanigiric47e0112015-02-17 11:50:28 +000075
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +010076 /* --------------------------------------------------
77 * Errata Workaround for Cortex A72 Errata #859971.
78 * This applies only to revision <= r0p3 of Cortex A72.
79 * Inputs:
80 * x0: variant[4:7] and revision[0:3] of current cpu.
81 * Shall clobber:
82 * --------------------------------------------------
83 */
84func errata_a72_859971_wa
85 mov x17,x30
86 bl check_errata_859971
87 cbz x0, 1f
88 mrs x1, CORTEX_A72_CPUACTLR_EL1
89 orr x1, x1, #CORTEX_A72_CPUACTLR_EL1_DIS_INSTR_PREFETCH
90 msr CORTEX_A72_CPUACTLR_EL1, x1
911:
92 ret x17
93endfunc errata_a72_859971_wa
94
95func check_errata_859971
96 mov x1, #0x03
97 b cpu_rev_var_ls
98endfunc check_errata_859971
99
Dimitris Papastamos858bd612018-01-16 10:32:47 +0000100func check_errata_cve_2017_5715
Dimitris Papastamos780cc952018-03-12 13:27:02 +0000101 cpu_check_csv2 x0, 1f
Dimitris Papastamos858bd612018-01-16 10:32:47 +0000102#if WORKAROUND_CVE_2017_5715
103 mov x0, #ERRATA_APPLIES
104#else
105 mov x0, #ERRATA_MISSING
106#endif
107 ret
Dimitris Papastamos780cc952018-03-12 13:27:02 +00001081:
109 mov x0, #ERRATA_NOT_APPLIES
110 ret
Dimitris Papastamos858bd612018-01-16 10:32:47 +0000111endfunc check_errata_cve_2017_5715
112
Vikram Kanigiric47e0112015-02-17 11:50:28 +0000113 /* -------------------------------------------------
114 * The CPU Ops reset function for Cortex-A72.
115 * -------------------------------------------------
116 */
117func cortex_a72_reset_func
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +0100118 mov x19, x30
119 bl cpu_get_rev_var
120 mov x18, x0
121
122#if ERRATA_A72_859971
123 mov x0, x18
124 bl errata_a72_859971_wa
125#endif
Dimitris Papastamos446f7f12017-11-30 14:53:53 +0000126
127#if IMAGE_BL31 && WORKAROUND_CVE_2017_5715
Dimitris Papastamos780cc952018-03-12 13:27:02 +0000128 cpu_check_csv2 x0, 1f
Dimitris Papastamos446f7f12017-11-30 14:53:53 +0000129 adr x0, workaround_mmu_runtime_exceptions
130 msr vbar_el3, x0
Dimitris Papastamos780cc952018-03-12 13:27:02 +00001311:
Dimitris Papastamos446f7f12017-11-30 14:53:53 +0000132#endif
133
Vikram Kanigiric47e0112015-02-17 11:50:28 +0000134 /* ---------------------------------------------
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +0100135 * Enable the SMP bit.
Vikram Kanigiric47e0112015-02-17 11:50:28 +0000136 * ---------------------------------------------
137 */
Varun Wadekar1384a162017-06-05 14:54:46 -0700138 mrs x0, CORTEX_A72_ECTLR_EL1
139 orr x0, x0, #CORTEX_A72_ECTLR_SMP_BIT
140 msr CORTEX_A72_ECTLR_EL1, x0
Vikram Kanigiric47e0112015-02-17 11:50:28 +0000141 isb
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +0100142 ret x19
Kévin Petita877c252015-03-24 14:03:57 +0000143endfunc cortex_a72_reset_func
Vikram Kanigiric47e0112015-02-17 11:50:28 +0000144
145 /* ----------------------------------------------------
146 * The CPU Ops core power down function for Cortex-A72.
147 * ----------------------------------------------------
148 */
149func cortex_a72_core_pwr_dwn
150 mov x18, x30
151
152 /* ---------------------------------------------
153 * Turn off caches.
154 * ---------------------------------------------
155 */
156 bl cortex_a72_disable_dcache
157
158 /* ---------------------------------------------
159 * Disable the L2 prefetches.
160 * ---------------------------------------------
161 */
162 bl cortex_a72_disable_l2_prefetch
163
164 /* ---------------------------------------------
165 * Disable the load-store hardware prefetcher.
166 * ---------------------------------------------
167 */
168 bl cortex_a72_disable_hw_prefetcher
169
170 /* ---------------------------------------------
171 * Flush L1 caches.
172 * ---------------------------------------------
173 */
174 mov x0, #DCCISW
175 bl dcsw_op_level1
176
177 /* ---------------------------------------------
178 * Come out of intra cluster coherency
179 * ---------------------------------------------
180 */
181 bl cortex_a72_disable_smp
182
183 /* ---------------------------------------------
184 * Force the debug interfaces to be quiescent
185 * ---------------------------------------------
186 */
187 mov x30, x18
188 b cortex_a72_disable_ext_debug
Kévin Petita877c252015-03-24 14:03:57 +0000189endfunc cortex_a72_core_pwr_dwn
Vikram Kanigiric47e0112015-02-17 11:50:28 +0000190
191 /* -------------------------------------------------------
192 * The CPU Ops cluster power down function for Cortex-A72.
193 * -------------------------------------------------------
194 */
195func cortex_a72_cluster_pwr_dwn
196 mov x18, x30
197
198 /* ---------------------------------------------
199 * Turn off caches.
200 * ---------------------------------------------
201 */
202 bl cortex_a72_disable_dcache
203
204 /* ---------------------------------------------
205 * Disable the L2 prefetches.
206 * ---------------------------------------------
207 */
208 bl cortex_a72_disable_l2_prefetch
209
210 /* ---------------------------------------------
211 * Disable the load-store hardware prefetcher.
212 * ---------------------------------------------
213 */
214 bl cortex_a72_disable_hw_prefetcher
215
216#if !SKIP_A72_L1_FLUSH_PWR_DWN
217 /* ---------------------------------------------
218 * Flush L1 caches.
219 * ---------------------------------------------
220 */
221 mov x0, #DCCISW
222 bl dcsw_op_level1
223#endif
224
225 /* ---------------------------------------------
226 * Disable the optional ACP.
227 * ---------------------------------------------
228 */
229 bl plat_disable_acp
230
231 /* -------------------------------------------------
232 * Flush the L2 caches.
233 * -------------------------------------------------
234 */
235 mov x0, #DCCISW
236 bl dcsw_op_level2
237
238 /* ---------------------------------------------
239 * Come out of intra cluster coherency
240 * ---------------------------------------------
241 */
242 bl cortex_a72_disable_smp
243
244 /* ---------------------------------------------
245 * Force the debug interfaces to be quiescent
246 * ---------------------------------------------
247 */
248 mov x30, x18
249 b cortex_a72_disable_ext_debug
Kévin Petita877c252015-03-24 14:03:57 +0000250endfunc cortex_a72_cluster_pwr_dwn
Vikram Kanigiric47e0112015-02-17 11:50:28 +0000251
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +0100252#if REPORT_ERRATA
253/*
254 * Errata printing function for Cortex A72. Must follow AAPCS.
255 */
256func cortex_a72_errata_report
257 stp x8, x30, [sp, #-16]!
258
259 bl cpu_get_rev_var
260 mov x8, x0
261
262 /*
263 * Report all errata. The revision-variant information is passed to
264 * checking functions of each errata.
265 */
266 report_errata ERRATA_A72_859971, cortex_a72, 859971
Dimitris Papastamos858bd612018-01-16 10:32:47 +0000267 report_errata WORKAROUND_CVE_2017_5715, cortex_a72, cve_2017_5715
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +0100268
269 ldp x8, x30, [sp], #16
270 ret
271endfunc cortex_a72_errata_report
272#endif
273
Vikram Kanigiric47e0112015-02-17 11:50:28 +0000274 /* ---------------------------------------------
275 * This function provides cortex_a72 specific
276 * register information for crash reporting.
277 * It needs to return with x6 pointing to
278 * a list of register names in ascii and
279 * x8 - x15 having values of registers to be
280 * reported.
281 * ---------------------------------------------
282 */
283.section .rodata.cortex_a72_regs, "aS"
284cortex_a72_regs: /* The ascii list of register names to be reported */
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +0530285 .asciz "cpuectlr_el1", "cpumerrsr_el1", "l2merrsr_el1", ""
Vikram Kanigiric47e0112015-02-17 11:50:28 +0000286
287func cortex_a72_cpu_reg_dump
288 adr x6, cortex_a72_regs
Varun Wadekar1384a162017-06-05 14:54:46 -0700289 mrs x8, CORTEX_A72_ECTLR_EL1
290 mrs x9, CORTEX_A72_MERRSR_EL1
291 mrs x10, CORTEX_A72_L2MERRSR_EL1
Vikram Kanigiric47e0112015-02-17 11:50:28 +0000292 ret
Kévin Petita877c252015-03-24 14:03:57 +0000293endfunc cortex_a72_cpu_reg_dump
Vikram Kanigiric47e0112015-02-17 11:50:28 +0000294
295
Jeenu Viswambharanee5eb802016-11-18 12:58:28 +0000296declare_cpu_ops cortex_a72, CORTEX_A72_MIDR, \
297 cortex_a72_reset_func, \
298 cortex_a72_core_pwr_dwn, \
299 cortex_a72_cluster_pwr_dwn