Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 2 | * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
| 4 | * Redistribution and use in source and binary forms, with or without |
| 5 | * modification, are permitted provided that the following conditions are met: |
| 6 | * |
| 7 | * Redistributions of source code must retain the above copyright notice, this |
| 8 | * list of conditions and the following disclaimer. |
| 9 | * |
| 10 | * Redistributions in binary form must reproduce the above copyright notice, |
| 11 | * this list of conditions and the following disclaimer in the documentation |
| 12 | * and/or other materials provided with the distribution. |
| 13 | * |
| 14 | * Neither the name of ARM nor the names of its contributors may be used |
| 15 | * to endorse or promote products derived from this software without specific |
| 16 | * prior written permission. |
| 17 | * |
| 18 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 19 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 20 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 21 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE |
| 22 | * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 23 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 24 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 25 | * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 26 | * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 27 | * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 28 | * POSSIBILITY OF SUCH DAMAGE. |
| 29 | */ |
| 30 | |
| 31 | #include <arch.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 32 | #include <asm_macros.S> |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 33 | #include <bl_common.h> |
Yatharth Kochar | 71c9a5e | 2015-10-10 19:06:53 +0100 | [diff] [blame] | 34 | #include <bl1.h> |
Yatharth Kochar | a65be2f | 2015-10-09 18:06:13 +0100 | [diff] [blame] | 35 | #include <context.h> |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 36 | |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 37 | /* ----------------------------------------------------------------------------- |
| 38 | * Very simple stackless exception handlers used by BL1. |
| 39 | * ----------------------------------------------------------------------------- |
| 40 | */ |
Sandrine Bailleux | 4d05275 | 2014-03-24 10:24:08 +0000 | [diff] [blame] | 41 | .globl bl1_exceptions |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 42 | |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 43 | vector_base bl1_exceptions |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 44 | |
| 45 | /* ----------------------------------------------------- |
Sandrine Bailleux | 046cd3f | 2014-08-06 11:27:23 +0100 | [diff] [blame] | 46 | * Current EL with SP0 : 0x0 - 0x200 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 47 | * ----------------------------------------------------- |
| 48 | */ |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 49 | vector_entry SynchronousExceptionSP0 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 50 | mov x0, #SYNC_EXCEPTION_SP_EL0 |
| 51 | bl plat_report_exception |
Yatharth Kochar | 47b0fe3 | 2016-08-17 11:10:16 +0100 | [diff] [blame] | 52 | bl plat_panic_handler |
Jeenu Viswambharan | a7934d6 | 2014-02-07 15:53:18 +0000 | [diff] [blame] | 53 | check_vector_size SynchronousExceptionSP0 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 54 | |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 55 | vector_entry IrqSP0 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 56 | mov x0, #IRQ_SP_EL0 |
| 57 | bl plat_report_exception |
Yatharth Kochar | 47b0fe3 | 2016-08-17 11:10:16 +0100 | [diff] [blame] | 58 | bl plat_panic_handler |
Jeenu Viswambharan | a7934d6 | 2014-02-07 15:53:18 +0000 | [diff] [blame] | 59 | check_vector_size IrqSP0 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 60 | |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 61 | vector_entry FiqSP0 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 62 | mov x0, #FIQ_SP_EL0 |
| 63 | bl plat_report_exception |
Yatharth Kochar | 47b0fe3 | 2016-08-17 11:10:16 +0100 | [diff] [blame] | 64 | bl plat_panic_handler |
Jeenu Viswambharan | a7934d6 | 2014-02-07 15:53:18 +0000 | [diff] [blame] | 65 | check_vector_size FiqSP0 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 66 | |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 67 | vector_entry SErrorSP0 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 68 | mov x0, #SERROR_SP_EL0 |
| 69 | bl plat_report_exception |
Yatharth Kochar | 47b0fe3 | 2016-08-17 11:10:16 +0100 | [diff] [blame] | 70 | bl plat_panic_handler |
Jeenu Viswambharan | a7934d6 | 2014-02-07 15:53:18 +0000 | [diff] [blame] | 71 | check_vector_size SErrorSP0 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 72 | |
| 73 | /* ----------------------------------------------------- |
Sandrine Bailleux | 046cd3f | 2014-08-06 11:27:23 +0100 | [diff] [blame] | 74 | * Current EL with SPx: 0x200 - 0x400 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 75 | * ----------------------------------------------------- |
| 76 | */ |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 77 | vector_entry SynchronousExceptionSPx |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 78 | mov x0, #SYNC_EXCEPTION_SP_ELX |
| 79 | bl plat_report_exception |
Yatharth Kochar | 47b0fe3 | 2016-08-17 11:10:16 +0100 | [diff] [blame] | 80 | bl plat_panic_handler |
Jeenu Viswambharan | a7934d6 | 2014-02-07 15:53:18 +0000 | [diff] [blame] | 81 | check_vector_size SynchronousExceptionSPx |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 82 | |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 83 | vector_entry IrqSPx |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 84 | mov x0, #IRQ_SP_ELX |
| 85 | bl plat_report_exception |
Yatharth Kochar | 47b0fe3 | 2016-08-17 11:10:16 +0100 | [diff] [blame] | 86 | bl plat_panic_handler |
Jeenu Viswambharan | a7934d6 | 2014-02-07 15:53:18 +0000 | [diff] [blame] | 87 | check_vector_size IrqSPx |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 88 | |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 89 | vector_entry FiqSPx |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 90 | mov x0, #FIQ_SP_ELX |
| 91 | bl plat_report_exception |
Yatharth Kochar | 47b0fe3 | 2016-08-17 11:10:16 +0100 | [diff] [blame] | 92 | bl plat_panic_handler |
Jeenu Viswambharan | a7934d6 | 2014-02-07 15:53:18 +0000 | [diff] [blame] | 93 | check_vector_size FiqSPx |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 94 | |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 95 | vector_entry SErrorSPx |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 96 | mov x0, #SERROR_SP_ELX |
| 97 | bl plat_report_exception |
Yatharth Kochar | 47b0fe3 | 2016-08-17 11:10:16 +0100 | [diff] [blame] | 98 | bl plat_panic_handler |
Jeenu Viswambharan | a7934d6 | 2014-02-07 15:53:18 +0000 | [diff] [blame] | 99 | check_vector_size SErrorSPx |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 100 | |
| 101 | /* ----------------------------------------------------- |
Sandrine Bailleux | 046cd3f | 2014-08-06 11:27:23 +0100 | [diff] [blame] | 102 | * Lower EL using AArch64 : 0x400 - 0x600 |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 103 | * ----------------------------------------------------- |
| 104 | */ |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 105 | vector_entry SynchronousExceptionA64 |
Achin Gupta | ed1744e | 2014-08-04 23:13:10 +0100 | [diff] [blame] | 106 | /* Enable the SError interrupt */ |
| 107 | msr daifclr, #DAIF_ABT_BIT |
| 108 | |
Yatharth Kochar | a65be2f | 2015-10-09 18:06:13 +0100 | [diff] [blame] | 109 | str x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR] |
| 110 | |
Sandrine Bailleux | 1626946 | 2015-09-29 13:38:20 +0100 | [diff] [blame] | 111 | /* Expect only SMC exceptions */ |
Yatharth Kochar | a65be2f | 2015-10-09 18:06:13 +0100 | [diff] [blame] | 112 | mrs x30, esr_el3 |
| 113 | ubfx x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH |
| 114 | cmp x30, #EC_AARCH64_SMC |
Sandrine Bailleux | 1626946 | 2015-09-29 13:38:20 +0100 | [diff] [blame] | 115 | b.ne unexpected_sync_exception |
Vikram Kanigiri | a3a5e4a | 2014-05-15 18:27:15 +0100 | [diff] [blame] | 116 | |
Sandrine Bailleux | 1626946 | 2015-09-29 13:38:20 +0100 | [diff] [blame] | 117 | b smc_handler64 |
Jeenu Viswambharan | a7934d6 | 2014-02-07 15:53:18 +0000 | [diff] [blame] | 118 | check_vector_size SynchronousExceptionA64 |
Jeenu Viswambharan | 65f0730 | 2014-02-07 15:50:57 +0000 | [diff] [blame] | 119 | |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 120 | vector_entry IrqA64 |
Jeenu Viswambharan | 65f0730 | 2014-02-07 15:50:57 +0000 | [diff] [blame] | 121 | mov x0, #IRQ_AARCH64 |
| 122 | bl plat_report_exception |
Yatharth Kochar | 47b0fe3 | 2016-08-17 11:10:16 +0100 | [diff] [blame] | 123 | bl plat_panic_handler |
Jeenu Viswambharan | a7934d6 | 2014-02-07 15:53:18 +0000 | [diff] [blame] | 124 | check_vector_size IrqA64 |
Jeenu Viswambharan | 65f0730 | 2014-02-07 15:50:57 +0000 | [diff] [blame] | 125 | |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 126 | vector_entry FiqA64 |
Jeenu Viswambharan | 65f0730 | 2014-02-07 15:50:57 +0000 | [diff] [blame] | 127 | mov x0, #FIQ_AARCH64 |
| 128 | bl plat_report_exception |
Yatharth Kochar | 47b0fe3 | 2016-08-17 11:10:16 +0100 | [diff] [blame] | 129 | bl plat_panic_handler |
Jeenu Viswambharan | a7934d6 | 2014-02-07 15:53:18 +0000 | [diff] [blame] | 130 | check_vector_size FiqA64 |
Jeenu Viswambharan | 65f0730 | 2014-02-07 15:50:57 +0000 | [diff] [blame] | 131 | |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 132 | vector_entry SErrorA64 |
Jeenu Viswambharan | 65f0730 | 2014-02-07 15:50:57 +0000 | [diff] [blame] | 133 | mov x0, #SERROR_AARCH64 |
| 134 | bl plat_report_exception |
Yatharth Kochar | 47b0fe3 | 2016-08-17 11:10:16 +0100 | [diff] [blame] | 135 | bl plat_panic_handler |
Jeenu Viswambharan | a7934d6 | 2014-02-07 15:53:18 +0000 | [diff] [blame] | 136 | check_vector_size SErrorA64 |
Jeenu Viswambharan | 65f0730 | 2014-02-07 15:50:57 +0000 | [diff] [blame] | 137 | |
| 138 | /* ----------------------------------------------------- |
Sandrine Bailleux | 046cd3f | 2014-08-06 11:27:23 +0100 | [diff] [blame] | 139 | * Lower EL using AArch32 : 0x600 - 0x800 |
Jeenu Viswambharan | 65f0730 | 2014-02-07 15:50:57 +0000 | [diff] [blame] | 140 | * ----------------------------------------------------- |
| 141 | */ |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 142 | vector_entry SynchronousExceptionA32 |
Jeenu Viswambharan | 65f0730 | 2014-02-07 15:50:57 +0000 | [diff] [blame] | 143 | mov x0, #SYNC_EXCEPTION_AARCH32 |
| 144 | bl plat_report_exception |
Yatharth Kochar | 47b0fe3 | 2016-08-17 11:10:16 +0100 | [diff] [blame] | 145 | bl plat_panic_handler |
Jeenu Viswambharan | a7934d6 | 2014-02-07 15:53:18 +0000 | [diff] [blame] | 146 | check_vector_size SynchronousExceptionA32 |
Jeenu Viswambharan | 65f0730 | 2014-02-07 15:50:57 +0000 | [diff] [blame] | 147 | |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 148 | vector_entry IrqA32 |
Jeenu Viswambharan | 65f0730 | 2014-02-07 15:50:57 +0000 | [diff] [blame] | 149 | mov x0, #IRQ_AARCH32 |
| 150 | bl plat_report_exception |
Yatharth Kochar | 47b0fe3 | 2016-08-17 11:10:16 +0100 | [diff] [blame] | 151 | bl plat_panic_handler |
Jeenu Viswambharan | a7934d6 | 2014-02-07 15:53:18 +0000 | [diff] [blame] | 152 | check_vector_size IrqA32 |
Jeenu Viswambharan | 65f0730 | 2014-02-07 15:50:57 +0000 | [diff] [blame] | 153 | |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 154 | vector_entry FiqA32 |
Jeenu Viswambharan | 65f0730 | 2014-02-07 15:50:57 +0000 | [diff] [blame] | 155 | mov x0, #FIQ_AARCH32 |
| 156 | bl plat_report_exception |
Yatharth Kochar | 47b0fe3 | 2016-08-17 11:10:16 +0100 | [diff] [blame] | 157 | bl plat_panic_handler |
Jeenu Viswambharan | a7934d6 | 2014-02-07 15:53:18 +0000 | [diff] [blame] | 158 | check_vector_size FiqA32 |
Jeenu Viswambharan | 65f0730 | 2014-02-07 15:50:57 +0000 | [diff] [blame] | 159 | |
Sandrine Bailleux | 9e6ad6c | 2016-05-24 16:56:03 +0100 | [diff] [blame] | 160 | vector_entry SErrorA32 |
Jeenu Viswambharan | 65f0730 | 2014-02-07 15:50:57 +0000 | [diff] [blame] | 161 | mov x0, #SERROR_AARCH32 |
| 162 | bl plat_report_exception |
Yatharth Kochar | 47b0fe3 | 2016-08-17 11:10:16 +0100 | [diff] [blame] | 163 | bl plat_panic_handler |
Jeenu Viswambharan | a7934d6 | 2014-02-07 15:53:18 +0000 | [diff] [blame] | 164 | check_vector_size SErrorA32 |
Sandrine Bailleux | 1626946 | 2015-09-29 13:38:20 +0100 | [diff] [blame] | 165 | |
| 166 | |
| 167 | func smc_handler64 |
Yatharth Kochar | 71c9a5e | 2015-10-10 19:06:53 +0100 | [diff] [blame] | 168 | |
Yatharth Kochar | a65be2f | 2015-10-09 18:06:13 +0100 | [diff] [blame] | 169 | /* ---------------------------------------------- |
Yatharth Kochar | 71c9a5e | 2015-10-10 19:06:53 +0100 | [diff] [blame] | 170 | * Detect if this is a RUN_IMAGE or other SMC. |
Yatharth Kochar | a65be2f | 2015-10-09 18:06:13 +0100 | [diff] [blame] | 171 | * ---------------------------------------------- |
| 172 | */ |
Yatharth Kochar | 71c9a5e | 2015-10-10 19:06:53 +0100 | [diff] [blame] | 173 | mov x30, #BL1_SMC_RUN_IMAGE |
| 174 | cmp x30, x0 |
| 175 | b.ne smc_handler |
| 176 | |
| 177 | /* ------------------------------------------------ |
| 178 | * Make sure only Secure world reaches here. |
| 179 | * ------------------------------------------------ |
| 180 | */ |
| 181 | mrs x30, scr_el3 |
| 182 | tst x30, #SCR_NS_BIT |
| 183 | b.ne unexpected_sync_exception |
| 184 | |
| 185 | /* ---------------------------------------------- |
| 186 | * Handling RUN_IMAGE SMC. First switch back to |
| 187 | * SP_EL0 for the C runtime stack. |
| 188 | * ---------------------------------------------- |
| 189 | */ |
Yatharth Kochar | a65be2f | 2015-10-09 18:06:13 +0100 | [diff] [blame] | 190 | ldr x30, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP] |
| 191 | msr spsel, #0 |
| 192 | mov sp, x30 |
| 193 | |
Sandrine Bailleux | 1626946 | 2015-09-29 13:38:20 +0100 | [diff] [blame] | 194 | /* --------------------------------------------------------------------- |
Yatharth Kochar | 71c9a5e | 2015-10-10 19:06:53 +0100 | [diff] [blame] | 195 | * Pass EL3 control to BL31. |
| 196 | * Here it expects X1 with the address of a entry_point_info_t |
| 197 | * structure describing the BL31 entrypoint. |
Sandrine Bailleux | 1626946 | 2015-09-29 13:38:20 +0100 | [diff] [blame] | 198 | * --------------------------------------------------------------------- |
| 199 | */ |
Sandrine Bailleux | 1626946 | 2015-09-29 13:38:20 +0100 | [diff] [blame] | 200 | mov x20, x1 |
| 201 | |
Sandrine Bailleux | 1626946 | 2015-09-29 13:38:20 +0100 | [diff] [blame] | 202 | mov x0, x20 |
Sandrine Bailleux | 33c95cc | 2015-10-27 15:52:33 +0000 | [diff] [blame] | 203 | bl bl1_print_bl31_ep_info |
Sandrine Bailleux | 1626946 | 2015-09-29 13:38:20 +0100 | [diff] [blame] | 204 | |
| 205 | ldp x0, x1, [x20, #ENTRY_POINT_INFO_PC_OFFSET] |
| 206 | msr elr_el3, x0 |
| 207 | msr spsr_el3, x1 |
| 208 | ubfx x0, x1, #MODE_EL_SHIFT, #2 |
| 209 | cmp x0, #MODE_EL3 |
| 210 | b.ne unexpected_sync_exception |
| 211 | |
| 212 | bl disable_mmu_icache_el3 |
| 213 | tlbi alle3 |
| 214 | |
Sandrine Bailleux | b7e97c4 | 2015-11-10 10:01:19 +0000 | [diff] [blame] | 215 | #if SPIN_ON_BL1_EXIT |
| 216 | bl print_debug_loop_message |
| 217 | debug_loop: |
| 218 | b debug_loop |
| 219 | #endif |
| 220 | |
Sandrine Bailleux | 87322b3 | 2015-11-10 15:01:57 +0000 | [diff] [blame] | 221 | mov x0, x20 |
Juan Castillo | d1413b2 | 2015-10-05 16:59:38 +0100 | [diff] [blame] | 222 | bl bl1_plat_prepare_exit |
| 223 | |
Sandrine Bailleux | 1626946 | 2015-09-29 13:38:20 +0100 | [diff] [blame] | 224 | ldp x6, x7, [x20, #(ENTRY_POINT_INFO_ARGS_OFFSET + 0x30)] |
| 225 | ldp x4, x5, [x20, #(ENTRY_POINT_INFO_ARGS_OFFSET + 0x20)] |
| 226 | ldp x2, x3, [x20, #(ENTRY_POINT_INFO_ARGS_OFFSET + 0x10)] |
| 227 | ldp x0, x1, [x20, #(ENTRY_POINT_INFO_ARGS_OFFSET + 0x0)] |
| 228 | eret |
| 229 | endfunc smc_handler64 |
| 230 | |
| 231 | unexpected_sync_exception: |
| 232 | mov x0, #SYNC_EXCEPTION_AARCH64 |
| 233 | bl plat_report_exception |
Yatharth Kochar | 47b0fe3 | 2016-08-17 11:10:16 +0100 | [diff] [blame] | 234 | bl plat_panic_handler |
Yatharth Kochar | 71c9a5e | 2015-10-10 19:06:53 +0100 | [diff] [blame] | 235 | |
| 236 | /* ----------------------------------------------------- |
| 237 | * Save Secure/Normal world context and jump to |
| 238 | * BL1 SMC handler. |
| 239 | * ----------------------------------------------------- |
| 240 | */ |
| 241 | smc_handler: |
| 242 | /* ----------------------------------------------------- |
| 243 | * Save the GP registers x0-x29. |
| 244 | * TODO: Revisit to store only SMCC specified registers. |
| 245 | * ----------------------------------------------------- |
| 246 | */ |
| 247 | bl save_gp_registers |
| 248 | |
| 249 | /* ----------------------------------------------------- |
| 250 | * Populate the parameters for the SMC handler. We |
| 251 | * already have x0-x4 in place. x5 will point to a |
| 252 | * cookie (not used now). x6 will point to the context |
| 253 | * structure (SP_EL3) and x7 will contain flags we need |
| 254 | * to pass to the handler. |
| 255 | * ----------------------------------------------------- |
| 256 | */ |
| 257 | mov x5, xzr |
| 258 | mov x6, sp |
| 259 | |
| 260 | /* ----------------------------------------------------- |
| 261 | * Restore the saved C runtime stack value which will |
| 262 | * become the new SP_EL0 i.e. EL3 runtime stack. It was |
| 263 | * saved in the 'cpu_context' structure prior to the last |
| 264 | * ERET from EL3. |
| 265 | * ----------------------------------------------------- |
| 266 | */ |
| 267 | ldr x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP] |
| 268 | |
| 269 | /* --------------------------------------------- |
| 270 | * Switch back to SP_EL0 for the C runtime stack. |
| 271 | * --------------------------------------------- |
| 272 | */ |
| 273 | msr spsel, #0 |
| 274 | mov sp, x12 |
| 275 | |
| 276 | /* ----------------------------------------------------- |
| 277 | * Save the SPSR_EL3, ELR_EL3, & SCR_EL3 in case there |
| 278 | * is a world switch during SMC handling. |
| 279 | * ----------------------------------------------------- |
| 280 | */ |
| 281 | mrs x16, spsr_el3 |
| 282 | mrs x17, elr_el3 |
| 283 | mrs x18, scr_el3 |
| 284 | stp x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3] |
| 285 | str x18, [x6, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3] |
| 286 | |
| 287 | /* Copy SCR_EL3.NS bit to the flag to indicate caller's security */ |
| 288 | bfi x7, x18, #0, #1 |
| 289 | |
| 290 | /* ----------------------------------------------------- |
| 291 | * Go to BL1 SMC handler. |
| 292 | * ----------------------------------------------------- |
| 293 | */ |
| 294 | bl bl1_smc_handler |
| 295 | |
| 296 | /* ----------------------------------------------------- |
| 297 | * Do the transition to next BL image. |
| 298 | * ----------------------------------------------------- |
| 299 | */ |
| 300 | b el3_exit |