blob: 2e2fdd7ad0d9676d8e026c44e6bc887cafdaf804 [file] [log] [blame]
Sandrine Bailleux798140d2014-07-17 16:06:39 +01001/*
Soby Mathew8a473112017-06-13 17:59:17 +01002 * Copyright (c) 2014-2017, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux798140d2014-07-17 16:06:39 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Sandrine Bailleux798140d2014-07-17 16:06:39 +01005 */
6
7#ifndef __PLATFORM_DEF_H__
8#define __PLATFORM_DEF_H__
9
Dan Handley7bef8002015-03-19 19:22:44 +000010#include <arm_def.h>
11#include <board_arm_def.h>
12#include <board_css_def.h>
13#include <common_def.h>
14#include <css_def.h>
Qixiang Xude431b12017-10-13 09:23:42 +080015#if TRUSTED_BOARD_BOOT
16#include <mbedtls_config.h>
17#endif
Dan Handley7bef8002015-03-19 19:22:44 +000018#include <soc_css_def.h>
19#include <tzc400.h>
20#include <v2m_def.h>
Sandrine Bailleux1fe43362014-07-17 09:56:29 +010021#include "../juno_def.h"
Sandrine Bailleux798140d2014-07-17 16:06:39 +010022
Soby Mathew47e43f22016-02-01 14:04:34 +000023/* Required platform porting definitions */
Soby Mathewa869de12015-05-08 10:18:59 +010024/* Juno supports system power domain */
25#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
26#define PLAT_NUM_PWR_DOMAINS (ARM_SYSTEM_COUNT + \
Soby Mathew47e43f22016-02-01 14:04:34 +000027 JUNO_CLUSTER_COUNT + \
Soby Mathewa869de12015-05-08 10:18:59 +010028 PLATFORM_CORE_COUNT)
Soby Mathew47e43f22016-02-01 14:04:34 +000029#define PLATFORM_CORE_COUNT (JUNO_CLUSTER0_CORE_COUNT + \
30 JUNO_CLUSTER1_CORE_COUNT)
31
Soby Mathew7e4d6652017-05-10 11:50:30 +010032/* Cryptocell HW Base address */
33#define PLAT_CRYPTOCELL_BASE 0x60050000
34
Juan Castillo6ba59eb2014-11-07 09:44:58 +000035/*
Soby Mathewa869de12015-05-08 10:18:59 +010036 * Other platform porting definitions are provided by included headers
Juan Castillo6ba59eb2014-11-07 09:44:58 +000037 */
Sandrine Bailleux798140d2014-07-17 16:06:39 +010038
Juan Castillo6ba59eb2014-11-07 09:44:58 +000039/*
Dan Handley7bef8002015-03-19 19:22:44 +000040 * Required ARM standard platform porting definitions
Juan Castillo6ba59eb2014-11-07 09:44:58 +000041 */
Soby Mathew47e43f22016-02-01 14:04:34 +000042#define PLAT_ARM_CLUSTER_COUNT JUNO_CLUSTER_COUNT
Sandrine Bailleux798140d2014-07-17 16:06:39 +010043
Dan Handley7bef8002015-03-19 19:22:44 +000044/* Use the bypass address */
45#define PLAT_ARM_TRUSTED_ROM_BASE V2M_FLASH0_BASE + BL1_ROM_BYPASS_OFFSET
Sandrine Bailleux798140d2014-07-17 16:06:39 +010046
Juan Castillo6ba59eb2014-11-07 09:44:58 +000047/*
Dan Handley7bef8002015-03-19 19:22:44 +000048 * Actual ROM size on Juno is 64 KB, but TBB currently requires at least 80 KB
49 * in debug mode. We can test TBB on Juno bypassing the ROM and using 128 KB of
50 * flash
Juan Castillo6ba59eb2014-11-07 09:44:58 +000051 */
Dan Handley7bef8002015-03-19 19:22:44 +000052#if TRUSTED_BOARD_BOOT
53#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00020000
Juan Castillo921b8772014-09-05 17:29:38 +010054#else
Dan Handley7bef8002015-03-19 19:22:44 +000055#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00010000
56#endif /* TRUSTED_BOARD_BOOT */
Sandrine Bailleux798140d2014-07-17 16:06:39 +010057
Vikram Kanigirieade34c2016-01-20 15:57:35 +000058/*
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010059 * If ARM_BOARD_OPTIMISE_MEM=0 then Juno uses the default, unoptimised values
Vikram Kanigirieade34c2016-01-20 15:57:35 +000060 * defined for ARM development platforms.
61 */
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010062#if ARM_BOARD_OPTIMISE_MEM
Vikram Kanigirieade34c2016-01-20 15:57:35 +000063/*
64 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
65 * plat_arm_mmap array defined for each BL stage.
66 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090067#ifdef IMAGE_BL1
Vikram Kanigirieade34c2016-01-20 15:57:35 +000068# define PLAT_ARM_MMAP_ENTRIES 7
69# define MAX_XLAT_TABLES 4
70#endif
71
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090072#ifdef IMAGE_BL2
Summer Qin9db8f2e2017-04-24 16:49:28 +010073#ifdef SPD_opteed
Roberto Vargasf8fda102017-08-08 11:27:20 +010074# define PLAT_ARM_MMAP_ENTRIES 11
Roberto Vargasa1c16b62017-08-03 09:16:43 +010075# define MAX_XLAT_TABLES 5
Summer Qin9db8f2e2017-04-24 16:49:28 +010076#else
Roberto Vargasf8fda102017-08-08 11:27:20 +010077# define PLAT_ARM_MMAP_ENTRIES 10
Vikram Kanigirieade34c2016-01-20 15:57:35 +000078# define MAX_XLAT_TABLES 4
Vikram Kanigirieade34c2016-01-20 15:57:35 +000079#endif
Summer Qin9db8f2e2017-04-24 16:49:28 +010080#endif
Vikram Kanigirieade34c2016-01-20 15:57:35 +000081
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090082#ifdef IMAGE_BL2U
Vikram Kanigirieade34c2016-01-20 15:57:35 +000083# define PLAT_ARM_MMAP_ENTRIES 4
84# define MAX_XLAT_TABLES 3
85#endif
86
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090087#ifdef IMAGE_BL31
Roberto Vargasf8fda102017-08-08 11:27:20 +010088# define PLAT_ARM_MMAP_ENTRIES 7
Roberto Vargasa1c16b62017-08-03 09:16:43 +010089# define MAX_XLAT_TABLES 3
Vikram Kanigirieade34c2016-01-20 15:57:35 +000090#endif
91
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090092#ifdef IMAGE_BL32
Yatharth Kochar2694cba2016-11-14 12:00:41 +000093# define PLAT_ARM_MMAP_ENTRIES 5
94# define MAX_XLAT_TABLES 4
Vikram Kanigirieade34c2016-01-20 15:57:35 +000095#endif
96
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010097/*
98 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
99 * plus a little space for growth.
100 */
101#if TRUSTED_BOARD_BOOT
Qixiang Xua674feb2017-08-24 14:28:08 +0800102# define PLAT_ARM_MAX_BL1_RW_SIZE 0xA000
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100103#else
104# define PLAT_ARM_MAX_BL1_RW_SIZE 0x6000
105#endif
106
107/*
108 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
109 * little space for growth.
110 */
111#if TRUSTED_BOARD_BOOT
Qixiang Xude431b12017-10-13 09:23:42 +0800112#if TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_RSA_AND_ECDSA
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000113# define PLAT_ARM_MAX_BL2_SIZE 0x1F000
Qixiang Xude431b12017-10-13 09:23:42 +0800114#else
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000115# define PLAT_ARM_MAX_BL2_SIZE 0x1B000
Qixiang Xude431b12017-10-13 09:23:42 +0800116#endif
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100117#else
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000118# define PLAT_ARM_MAX_BL2_SIZE 0xD000
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100119#endif
120
121/*
122 * PLAT_ARM_MAX_BL31_SIZE is calculated using the current BL31 debug size plus a
123 * little space for growth.
Qixiang Xua674feb2017-08-24 14:28:08 +0800124 * SCP_BL2 image is loaded into the space BL31 -> BL1_RW_BASE.
125 * For TBB use case, PLAT_ARM_MAX_BL1_RW_SIZE has been increased and therefore
126 * PLAT_ARM_MAX_BL31_SIZE has been increased to ensure SCP_BL2 has the same
127 * space available.
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100128 */
Qixiang Xua674feb2017-08-24 14:28:08 +0800129#define PLAT_ARM_MAX_BL31_SIZE 0x1E000
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100130
Soby Mathewbf169232017-11-14 14:10:10 +0000131#if JUNO_AARCH32_EL3_RUNTIME
132/*
133 * PLAT_ARM_MAX_BL32_SIZE is calculated for SP_MIN as the AArch32 Secure
134 * Payload. We also need to take care of SCP_BL2 size as well, as the SCP_BL2
135 * is loaded into the space BL32 -> BL1_RW_BASE
136 */
137# define PLAT_ARM_MAX_BL32_SIZE 0x1E000
138#endif
139
Soby Mathew39f9c162017-08-22 14:06:19 +0100140/*
141 * Since free SRAM space is scant, enable the ASSERTION message size
142 * optimization by fixing the PLAT_LOG_LEVEL_ASSERT to LOG_LEVEL_INFO (40).
143 */
144#define PLAT_LOG_LEVEL_ASSERT 40
145
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100146#endif /* ARM_BOARD_OPTIMISE_MEM */
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100147
Dan Handley7bef8002015-03-19 19:22:44 +0000148/* CCI related constants */
149#define PLAT_ARM_CCI_BASE 0x2c090000
150#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 4
151#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 3
Juan Castillo921b8772014-09-05 17:29:38 +0100152
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000153/* System timer related constants */
154#define PLAT_ARM_NSTIMER_FRAME_ID 1
155
Dan Handley7bef8002015-03-19 19:22:44 +0000156/* TZC related constants */
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000157#define PLAT_ARM_TZC_BASE 0x2a4a0000
Dan Handley7bef8002015-03-19 19:22:44 +0000158#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
159 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CCI400) | \
160 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_PCIE) | \
161 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD0) | \
162 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD1) | \
163 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_USB) | \
164 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_DMA330) | \
165 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_THINLINKS) | \
166 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_AP) | \
167 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_GPU) | \
168 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CORESIGHT))
Juan Castillo921b8772014-09-05 17:29:38 +0100169
Dan Handley7bef8002015-03-19 19:22:44 +0000170/*
171 * Required ARM CSS based platform porting definitions
172 */
Juan Castillo921b8772014-09-05 17:29:38 +0100173
Dan Handley7bef8002015-03-19 19:22:44 +0000174/* GIC related constants (no GICR in GIC-400) */
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000175#define PLAT_ARM_GICD_BASE 0x2c010000
176#define PLAT_ARM_GICC_BASE 0x2c02f000
177#define PLAT_ARM_GICH_BASE 0x2c04f000
178#define PLAT_ARM_GICV_BASE 0x2c06f000
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100179
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000180/* MHU related constants */
181#define PLAT_CSS_MHU_BASE 0x2b1f0000
182
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000183/*
Vikram Kanigiri72084192016-02-08 16:29:30 +0000184 * Base address of the first memory region used for communication between AP
185 * and SCP. Used by the BOM and SCPI protocols.
Soby Mathew1ced6b82017-06-12 12:37:10 +0100186 */
187#if !CSS_USE_SCMI_SDS_DRIVER
188/*
Vikram Kanigiri72084192016-02-08 16:29:30 +0000189 * Note that this is located at the same address as SCP_BOOT_CFG_ADDR, which
190 * means the SCP/AP configuration data gets overwritten when the AP initiates
191 * communication with the SCP. The configuration data is expected to be a
192 * 32-bit word on all CSS platforms. On Juno, part of this configuration is
193 * which CPU is the primary, according to the shift and mask definitions below.
194 */
195#define PLAT_CSS_SCP_COM_SHARED_MEM_BASE (ARM_TRUSTED_SRAM_BASE + 0x80)
196#define PLAT_CSS_PRIMARY_CPU_SHIFT 8
197#define PLAT_CSS_PRIMARY_CPU_BIT_WIDTH 4
Soby Mathew1ced6b82017-06-12 12:37:10 +0100198#endif
Vikram Kanigiri72084192016-02-08 16:29:30 +0000199
200/*
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100201 * PLAT_CSS_MAX_SCP_BL2_SIZE is calculated using the current
202 * SCP_BL2 size plus a little space for growth.
203 */
Soby Mathew8a473112017-06-13 17:59:17 +0100204#define PLAT_CSS_MAX_SCP_BL2_SIZE 0x14000
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100205
206/*
Yatharth Kochar8c0177f2016-11-11 13:57:50 +0000207 * PLAT_CSS_MAX_SCP_BL2U_SIZE is calculated using the current
208 * SCP_BL2U size plus a little space for growth.
209 */
Soby Mathew8a473112017-06-13 17:59:17 +0100210#define PLAT_CSS_MAX_SCP_BL2U_SIZE 0x14000
Yatharth Kochar8c0177f2016-11-11 13:57:50 +0000211
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100212#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
213 CSS_G1S_IRQ_PROPS(grp), \
214 ARM_G1S_IRQ_PROPS(grp), \
215 INTR_PROP_DESC(JUNO_IRQ_DMA_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
216 grp, GIC_INTR_CFG_LEVEL), \
217 INTR_PROP_DESC(JUNO_IRQ_HDLCD0_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
218 grp, GIC_INTR_CFG_LEVEL), \
219 INTR_PROP_DESC(JUNO_IRQ_HDLCD1_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
220 grp, GIC_INTR_CFG_LEVEL), \
221 INTR_PROP_DESC(JUNO_IRQ_USB_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
222 grp, GIC_INTR_CFG_LEVEL), \
223 INTR_PROP_DESC(JUNO_IRQ_THIN_LINKS_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
224 grp, GIC_INTR_CFG_LEVEL), \
225 INTR_PROP_DESC(JUNO_IRQ_SEC_I2C, GIC_HIGHEST_SEC_PRIORITY, \
226 grp, GIC_INTR_CFG_LEVEL), \
227 INTR_PROP_DESC(JUNO_IRQ_GPU_SMMU_1, GIC_HIGHEST_SEC_PRIORITY, \
228 grp, GIC_INTR_CFG_LEVEL), \
229 INTR_PROP_DESC(JUNO_IRQ_ETR_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
230 grp, GIC_INTR_CFG_LEVEL)
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100231
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100232#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000233
Dan Handley7bef8002015-03-19 19:22:44 +0000234/*
235 * Required ARM CSS SoC based platform porting definitions
236 */
237
238/* CSS SoC NIC-400 Global Programmers View (GPV) */
239#define PLAT_SOC_CSS_NIC400_BASE 0x2a000000
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100240
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000241#define PLAT_ARM_PRIVATE_SDEI_EVENTS ARM_SDEI_PRIVATE_EVENTS
242#define PLAT_ARM_SHARED_SDEI_EVENTS ARM_SDEI_SHARED_EVENTS
243
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100244#endif /* __PLATFORM_DEF_H__ */