blob: 9737a29419b068344f5ee6c47207372485bc5b80 [file] [log] [blame]
Varun Wadekarecd6a5a2018-04-09 17:48:58 -07001/*
Varun Wadekar2909fa32020-01-09 08:52:10 -08002 * Copyright (c) 2019-2020, NVIDIA CORPORATION. All rights reserved.
Varun Wadekarecd6a5a2018-04-09 17:48:58 -07003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Varun Wadekar2909fa32020-01-09 08:52:10 -08007#ifndef TEGRA_DEF_H
8#define TEGRA_DEF_H
Varun Wadekarecd6a5a2018-04-09 17:48:58 -07009
10#include <lib/utils_def.h>
11
12/*******************************************************************************
Steven Kao0e6dce62018-02-09 21:01:49 +080013 * Chip specific page table and MMU setup constants
14 ******************************************************************************/
15#define PLAT_PHY_ADDR_SPACE_SIZE (ULL(1) << 40)
16#define PLAT_VIRT_ADDR_SPACE_SIZE (ULL(1) << 40)
17
18/*******************************************************************************
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070019 * These values are used by the PSCI implementation during the `CPU_SUSPEND`
20 * and `SYSTEM_SUSPEND` calls as the `state-id` field in the 'power state'
21 * parameter.
22 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +080023#define PSTATE_ID_CORE_IDLE U(6)
24#define PSTATE_ID_CORE_POWERDN U(7)
25#define PSTATE_ID_SOC_POWERDN U(2)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070026
27/*******************************************************************************
28 * Platform power states (used by PSCI framework)
29 *
30 * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID
31 * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID
32 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +080033#define PLAT_MAX_RET_STATE U(1)
34#define PLAT_MAX_OFF_STATE U(8)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070035
36/*******************************************************************************
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070037 * Secure IRQ definitions
38 ******************************************************************************/
Varun Wadekar362a6b22017-11-10 11:04:42 -080039#define TEGRA194_MAX_SEC_IRQS U(2)
40#define TEGRA194_TOP_WDT_IRQ U(49)
41#define TEGRA194_AON_WDT_IRQ U(50)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070042
Varun Wadekar362a6b22017-11-10 11:04:42 -080043#define TEGRA194_SEC_IRQ_TARGET_MASK U(0xFF) /* 8 Carmel */
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070044
45/*******************************************************************************
46 * Tegra Miscellanous register constants
47 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +080048#define TEGRA_MISC_BASE U(0x00100000)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070049
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +080050#define HARDWARE_REVISION_OFFSET U(0x4)
51#define MISCREG_EMU_REVID U(0x3160)
52#define BOARD_MASK_BITS U(0xFF)
53#define BOARD_SHIFT_BITS U(24)
54#define MISCREG_PFCFG U(0x200C)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070055
56/*******************************************************************************
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070057 * Tegra Memory Controller constants
58 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +080059#define TEGRA_MC_STREAMID_BASE U(0x02C00000)
60#define TEGRA_MC_BASE U(0x02C10000)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070061
Varun Wadekar07897a92017-02-13 09:00:04 -080062/* General Security Carveout register macros */
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +080063#define MC_GSC_CONFIG_REGS_SIZE U(0x40)
64#define MC_GSC_LOCK_CFG_SETTINGS_BIT (U(1) << 1)
65#define MC_GSC_ENABLE_TZ_LOCK_BIT (U(1) << 0)
66#define MC_GSC_SIZE_RANGE_4KB_SHIFT U(27)
67#define MC_GSC_BASE_LO_SHIFT U(12)
68#define MC_GSC_BASE_LO_MASK U(0xFFFFF)
69#define MC_GSC_BASE_HI_SHIFT U(0)
70#define MC_GSC_BASE_HI_MASK U(3)
Varun Wadekar4309d7b2017-10-03 15:25:44 -070071#define MC_GSC_ENABLE_CPU_SECURE_BIT (U(1) << 31)
Varun Wadekar07897a92017-02-13 09:00:04 -080072
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070073/* TZDRAM carveout configuration registers */
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +080074#define MC_SECURITY_CFG0_0 U(0x70)
75#define MC_SECURITY_CFG1_0 U(0x74)
76#define MC_SECURITY_CFG3_0 U(0x9BC)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070077
Harvey Hsieh53fc0322017-08-09 16:26:33 +080078#define MC_SECURITY_BOM_MASK (U(0xFFF) << 20)
79#define MC_SECURITY_SIZE_MB_MASK (U(0x1FFF) << 0)
80#define MC_SECURITY_BOM_HI_MASK (U(0x3) << 0)
81
Steven Kaoee93ed12017-11-14 19:12:58 +080082#define MC_SECURITY_CFG_REG_CTRL_0 U(0x154)
83#define SECURITY_CFG_WRITE_ACCESS_BIT (U(0x1) << 0)
Steven Kaob2b43052017-11-30 11:53:29 +080084#define SECURITY_CFG_WRITE_ACCESS_ENABLE U(0x0)
85#define SECURITY_CFG_WRITE_ACCESS_DISABLE U(0x1)
Steven Kaoee93ed12017-11-14 19:12:58 +080086
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070087/* Video Memory carveout configuration registers */
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +080088#define MC_VIDEO_PROTECT_BASE_HI U(0x978)
89#define MC_VIDEO_PROTECT_BASE_LO U(0x648)
90#define MC_VIDEO_PROTECT_SIZE_MB U(0x64c)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -070091
Varun Wadekar07897a92017-02-13 09:00:04 -080092/*
93 * Carveout (MC_SECURITY_CARVEOUT24) registers used to clear the
94 * non-overlapping Video memory region
95 */
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +080096#define MC_VIDEO_PROTECT_CLEAR_CFG U(0x25A0)
97#define MC_VIDEO_PROTECT_CLEAR_BASE_LO U(0x25A4)
98#define MC_VIDEO_PROTECT_CLEAR_BASE_HI U(0x25A8)
99#define MC_VIDEO_PROTECT_CLEAR_SIZE U(0x25AC)
100#define MC_VIDEO_PROTECT_CLEAR_ACCESS_CFG0 U(0x25B0)
Varun Wadekar07897a92017-02-13 09:00:04 -0800101
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700102/* TZRAM carveout (MC_SECURITY_CARVEOUT11) configuration registers */
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800103#define MC_TZRAM_CARVEOUT_CFG U(0x2190)
104#define MC_TZRAM_BASE_LO U(0x2194)
105#define MC_TZRAM_BASE_HI U(0x2198)
106#define MC_TZRAM_SIZE U(0x219C)
Varun Wadekar4309d7b2017-10-03 15:25:44 -0700107#define MC_TZRAM_CLIENT_ACCESS0_CFG0 U(0x21A0)
108#define MC_TZRAM_CLIENT_ACCESS1_CFG0 U(0x21A4)
109#define TZRAM_ALLOW_MPCORER (U(1) << 7)
110#define TZRAM_ALLOW_MPCOREW (U(1) << 25)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700111
112/* Memory Controller Reset Control registers */
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800113#define MC_CLIENT_HOTRESET_CTRL1_DLAA_FLUSH_ENB (U(1) << 28)
114#define MC_CLIENT_HOTRESET_CTRL1_DLA1A_FLUSH_ENB (U(1) << 29)
115#define MC_CLIENT_HOTRESET_CTRL1_PVA0A_FLUSH_ENB (U(1) << 30)
116#define MC_CLIENT_HOTRESET_CTRL1_PVA1A_FLUSH_ENB (U(1) << 31)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700117
118/*******************************************************************************
119 * Tegra UART Controller constants
120 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800121#define TEGRA_UARTA_BASE U(0x03100000)
122#define TEGRA_UARTB_BASE U(0x03110000)
123#define TEGRA_UARTC_BASE U(0x0C280000)
124#define TEGRA_UARTD_BASE U(0x03130000)
125#define TEGRA_UARTE_BASE U(0x03140000)
126#define TEGRA_UARTF_BASE U(0x03150000)
127#define TEGRA_UARTG_BASE U(0x0C290000)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700128
129/*******************************************************************************
Varun Wadekar03aa0142018-01-23 14:51:40 -0800130 * XUSB PADCTL
131 ******************************************************************************/
132#define TEGRA_XUSB_PADCTL_BASE U(0x03520000)
133#define TEGRA_XUSB_PADCTL_SIZE U(0x10000)
134#define XUSB_PADCTL_HOST_AXI_STREAMID_PF_0 U(0x136c)
135#define XUSB_PADCTL_HOST_AXI_STREAMID_VF_0 U(0x1370)
136#define XUSB_PADCTL_HOST_AXI_STREAMID_VF_1 U(0x1374)
137#define XUSB_PADCTL_HOST_AXI_STREAMID_VF_2 U(0x1378)
138#define XUSB_PADCTL_HOST_AXI_STREAMID_VF_3 U(0x137c)
139#define XUSB_PADCTL_DEV_AXI_STREAMID_PF_0 U(0x139c)
140
141/*******************************************************************************
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700142 * Tegra Fuse Controller related constants
143 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800144#define TEGRA_FUSE_BASE U(0x03820000)
145#define OPT_SUBREVISION U(0x248)
146#define SUBREVISION_MASK U(0xF)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700147
148/*******************************************************************************
149 * GICv2 & interrupt handling related constants
150 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800151#define TEGRA_GICD_BASE U(0x03881000)
152#define TEGRA_GICC_BASE U(0x03882000)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700153
154/*******************************************************************************
155 * Security Engine related constants
156 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800157#define TEGRA_SE0_BASE U(0x03AC0000)
Steven Kao530b2172017-06-23 16:18:58 +0800158#define SE0_MUTEX_WATCHDOG_NS_LIMIT U(0x6C)
159#define SE0_AES0_ENTROPY_SRC_AGE_CTRL U(0x2FC)
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800160#define TEGRA_PKA1_BASE U(0x03AD0000)
Steven Kao530b2172017-06-23 16:18:58 +0800161#define SE_PKA1_CTRL_SE_MUTEX_TMOUT_DFTVAL U(0x144)
162#define PKA1_MUTEX_WATCHDOG_NS_LIMIT SE_PKA1_CTRL_SE_MUTEX_TMOUT_DFTVAL
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800163#define TEGRA_RNG1_BASE U(0x03AE0000)
Steven Kao530b2172017-06-23 16:18:58 +0800164#define RNG1_MUTEX_WATCHDOG_NS_LIMIT U(0xFE0)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700165
166/*******************************************************************************
steven kaoe5796062018-01-02 19:09:04 -0800167 * Tegra HSP doorbell #0 constants
168 ******************************************************************************/
Varun Wadekar03aa0142018-01-23 14:51:40 -0800169#define TEGRA_HSP_DBELL_BASE U(0x03C90000)
170#define HSP_DBELL_1_ENABLE U(0x104)
171#define HSP_DBELL_3_TRIGGER U(0x300)
172#define HSP_DBELL_3_ENABLE U(0x304)
steven kaoe5796062018-01-02 19:09:04 -0800173
174/*******************************************************************************
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700175 * Tegra hardware synchronization primitives for the SPE engine
176 ******************************************************************************/
177#define TEGRA_AON_HSP_SM_6_7_BASE U(0x0c190000)
178#define TEGRA_CONSOLE_SPE_BASE (TEGRA_AON_HSP_SM_6_7_BASE + U(0x8000))
179
180/*******************************************************************************
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700181 * Tegra micro-seconds timer constants
182 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800183#define TEGRA_TMRUS_BASE U(0x0C2E0000)
184#define TEGRA_TMRUS_SIZE U(0x10000)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700185
186/*******************************************************************************
187 * Tegra Power Mgmt Controller constants
188 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800189#define TEGRA_PMC_BASE U(0x0C360000)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700190
191/*******************************************************************************
192 * Tegra scratch registers constants
193 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800194#define TEGRA_SCRATCH_BASE U(0x0C390000)
Steven Kao08ac2732018-02-09 21:35:20 +0800195#define SECURE_SCRATCH_RSV75 U(0x2BC)
steven kao150d0332017-12-23 17:58:58 -0800196#define SECURE_SCRATCH_RSV81_LO U(0x2EC)
197#define SECURE_SCRATCH_RSV81_HI U(0x2F0)
Steven Kao4607f172017-10-23 18:35:14 +0800198#define SECURE_SCRATCH_RSV97 U(0x36C)
199#define SECURE_SCRATCH_RSV99_LO U(0x37C)
200#define SECURE_SCRATCH_RSV99_HI U(0x380)
201#define SECURE_SCRATCH_RSV109_LO U(0x3CC)
202#define SECURE_SCRATCH_RSV109_HI U(0x3D0)
203
Steven Kao08ac2732018-02-09 21:35:20 +0800204#define SCRATCH_BL31_PARAMS_HI_ADDR SECURE_SCRATCH_RSV75
205#define SCRATCH_BL31_PARAMS_HI_ADDR_MASK U(0xFFFF)
206#define SCRATCH_BL31_PARAMS_HI_ADDR_SHIFT U(0)
207#define SCRATCH_BL31_PARAMS_LO_ADDR SECURE_SCRATCH_RSV81_LO
208#define SCRATCH_BL31_PLAT_PARAMS_HI_ADDR SECURE_SCRATCH_RSV75
209#define SCRATCH_BL31_PLAT_PARAMS_HI_ADDR_MASK U(0xFFFF0000)
210#define SCRATCH_BL31_PLAT_PARAMS_HI_ADDR_SHIFT U(16)
211#define SCRATCH_BL31_PLAT_PARAMS_LO_ADDR SECURE_SCRATCH_RSV81_HI
Steven Kao4607f172017-10-23 18:35:14 +0800212#define SCRATCH_SECURE_BOOTP_FCFG SECURE_SCRATCH_RSV97
213#define SCRATCH_SMMU_TABLE_ADDR_LO SECURE_SCRATCH_RSV99_LO
214#define SCRATCH_SMMU_TABLE_ADDR_HI SECURE_SCRATCH_RSV99_HI
215#define SCRATCH_RESET_VECTOR_LO SECURE_SCRATCH_RSV109_LO
216#define SCRATCH_RESET_VECTOR_HI SECURE_SCRATCH_RSV109_HI
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700217
218/*******************************************************************************
219 * Tegra Memory Mapped Control Register Access Bus constants
220 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800221#define TEGRA_MMCRAB_BASE U(0x0E000000)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700222
223/*******************************************************************************
224 * Tegra SMMU Controller constants
225 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800226#define TEGRA_SMMU0_BASE U(0x12000000)
227#define TEGRA_SMMU1_BASE U(0x11000000)
228#define TEGRA_SMMU2_BASE U(0x10000000)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700229
230/*******************************************************************************
231 * Tegra TZRAM constants
232 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800233#define TEGRA_TZRAM_BASE U(0x40000000)
234#define TEGRA_TZRAM_SIZE U(0x40000)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700235
236/*******************************************************************************
steven kaoe5796062018-01-02 19:09:04 -0800237 * Tegra CCPLEX-BPMP IPC constants
238 ******************************************************************************/
239#define TEGRA_BPMP_IPC_TX_PHYS_BASE U(0x4004C000)
240#define TEGRA_BPMP_IPC_RX_PHYS_BASE U(0x4004D000)
241#define TEGRA_BPMP_IPC_CH_MAP_SIZE U(0x1000) /* 4KB */
242
243/*******************************************************************************
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700244 * Tegra Clock and Reset Controller constants
245 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800246#define TEGRA_CAR_RESET_BASE U(0x20000000)
Jeetesh Burman0f174f12018-01-22 16:52:11 +0530247#define TEGRA_GPU_RESET_REG_OFFSET U(0x18)
248#define TEGRA_GPU_RESET_GPU_SET_OFFSET U(0x1C)
249#define GPU_RESET_BIT (U(1) << 0)
250#define GPU_SET_BIT (U(1) << 0)
Varun Wadekarecd6a5a2018-04-09 17:48:58 -0700251
Varun Wadekar00759902017-05-31 11:41:00 -0700252/*******************************************************************************
Ajay Gupta81621092017-08-01 15:53:04 -0700253 * XUSB STREAMIDs
254 ******************************************************************************/
Anthony Zhou8bf6d4e2017-09-20 17:44:43 +0800255#define TEGRA_SID_XUSB_HOST U(0x1b)
256#define TEGRA_SID_XUSB_DEV U(0x1c)
257#define TEGRA_SID_XUSB_VF0 U(0x5d)
258#define TEGRA_SID_XUSB_VF1 U(0x5e)
259#define TEGRA_SID_XUSB_VF2 U(0x5f)
260#define TEGRA_SID_XUSB_VF3 U(0x60)
Ajay Gupta81621092017-08-01 15:53:04 -0700261
Varun Wadekar2909fa32020-01-09 08:52:10 -0800262#endif /* TEGRA_DEF_H */