blob: 4a444c67aa4eb5b90c96759e875fc5f67785ac61 [file] [log] [blame]
Vikram Kanigiric47e0112015-02-17 11:50:28 +00001/*
Antonio Nino Diaz5e79cfe2019-02-11 13:34:15 +00002 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
Vikram Kanigiric47e0112015-02-17 11:50:28 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Vikram Kanigiric47e0112015-02-17 11:50:28 +00005 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef CORTEX_A72_H
8#define CORTEX_A72_H
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <lib/utils_def.h>
Vikram Kanigiric47e0112015-02-17 11:50:28 +000011
12/* Cortex-A72 midr for revision 0 */
Antonio Nino Diaz5e79cfe2019-02-11 13:34:15 +000013#define CORTEX_A72_MIDR U(0x410FD080)
Vikram Kanigiric47e0112015-02-17 11:50:28 +000014
15/*******************************************************************************
16 * CPU Extended Control register specific definitions.
17 ******************************************************************************/
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010018#define CORTEX_A72_ECTLR_EL1 S3_1_C15_C2_1
Vikram Kanigiric47e0112015-02-17 11:50:28 +000019
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010020#define CORTEX_A72_ECTLR_SMP_BIT (ULL(1) << 6)
21#define CORTEX_A72_ECTLR_DIS_TWD_ACC_PFTCH_BIT (ULL(1) << 38)
22#define CORTEX_A72_ECTLR_L2_IPFTCH_DIST_MASK (ULL(0x3) << 35)
23#define CORTEX_A72_ECTLR_L2_DPFTCH_DIST_MASK (ULL(0x3) << 32)
Vikram Kanigiric47e0112015-02-17 11:50:28 +000024
25/*******************************************************************************
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053026 * CPU Memory Error Syndrome register specific definitions.
27 ******************************************************************************/
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010028#define CORTEX_A72_MERRSR_EL1 S3_1_C15_C2_2
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053029
30/*******************************************************************************
Vikram Kanigiric47e0112015-02-17 11:50:28 +000031 * CPU Auxiliary Control register specific definitions.
32 ******************************************************************************/
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010033#define CORTEX_A72_CPUACTLR_EL1 S3_1_C15_C2_0
Vikram Kanigiric47e0112015-02-17 11:50:28 +000034
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010035#define CORTEX_A72_CPUACTLR_EL1_DISABLE_L1_DCACHE_HW_PFTCH (ULL(1) << 56)
Dimitris Papastamose6625ec2018-04-05 14:38:26 +010036#define CORTEX_A72_CPUACTLR_EL1_DIS_LOAD_PASS_STORE (ULL(1) << 55)
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010037#define CORTEX_A72_CPUACTLR_EL1_NO_ALLOC_WBWA (ULL(1) << 49)
38#define CORTEX_A72_CPUACTLR_EL1_DCC_AS_DCCI (ULL(1) << 44)
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +010039#define CORTEX_A72_CPUACTLR_EL1_DIS_INSTR_PREFETCH (ULL(1) << 32)
Vikram Kanigiric47e0112015-02-17 11:50:28 +000040
41/*******************************************************************************
Konstantin Porotchkin9eb5cf42018-07-05 11:28:02 +030042 * L2 Auxiliary Control register specific definitions.
43 ******************************************************************************/
44#define CORTEX_A72_L2ACTLR_EL1 S3_1_C15_C0_0
45
46#define CORTEX_A72_L2ACTLR_ENABLE_UNIQUE_CLEAN (ULL(1) << 14)
47
48/*******************************************************************************
Vikram Kanigiric47e0112015-02-17 11:50:28 +000049 * L2 Control register specific definitions.
50 ******************************************************************************/
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010051#define CORTEX_A72_L2CTLR_EL1 S3_1_C11_C0_2
Vikram Kanigiric47e0112015-02-17 11:50:28 +000052
Antonio Nino Diaz5e79cfe2019-02-11 13:34:15 +000053#define CORTEX_A72_L2CTLR_DATA_RAM_LATENCY_SHIFT U(0)
54#define CORTEX_A72_L2CTLR_TAG_RAM_LATENCY_SHIFT U(6)
Vikram Kanigiric47e0112015-02-17 11:50:28 +000055
Antonio Nino Diaz5e79cfe2019-02-11 13:34:15 +000056#define CORTEX_A72_L2_DATA_RAM_LATENCY_3_CYCLES U(0x2)
57#define CORTEX_A72_L2_TAG_RAM_LATENCY_2_CYCLES U(0x1)
58#define CORTEX_A72_L2_TAG_RAM_LATENCY_3_CYCLES U(0x2)
Vikram Kanigiric47e0112015-02-17 11:50:28 +000059
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053060/*******************************************************************************
61 * L2 Memory Error Syndrome register specific definitions.
62 ******************************************************************************/
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010063#define CORTEX_A72_L2MERRSR_EL1 S3_1_C15_C2_3
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053064
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +000065#endif /* CORTEX_A72_H */