blob: 7c10506db92efc39698be3f78fbeee56cbbe0fcc [file] [log] [blame]
Achin Gupta9ac63c52014-01-16 12:08:03 +00001/*
Jayanth Dodderi Chidanand4d5a8c52024-01-09 11:28:21 +00002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Achin Gupta9ac63c52014-01-16 12:08:03 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta9ac63c52014-01-16 12:08:03 +00005 */
6
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00007#ifndef CONTEXT_H
8#define CONTEXT_H
Achin Gupta9ac63c52014-01-16 12:08:03 +00009
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +010010#include <lib/el3_runtime/context_el1.h>
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +000011#include <lib/el3_runtime/context_el2.h>
Elizabeth Ho4fc00d22023-07-18 14:10:25 +010012#include <lib/el3_runtime/cpu_data.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <lib/utils_def.h>
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +000014
Achin Gupta9ac63c52014-01-16 12:08:03 +000015/*******************************************************************************
Achin Gupta07f4e072014-02-02 12:02:23 +000016 * Constants that allow assembler code to access members of and the 'gp_regs'
17 * structure at their correct offsets.
18 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -070019#define CTX_GPREGS_OFFSET U(0x0)
20#define CTX_GPREG_X0 U(0x0)
21#define CTX_GPREG_X1 U(0x8)
22#define CTX_GPREG_X2 U(0x10)
23#define CTX_GPREG_X3 U(0x18)
24#define CTX_GPREG_X4 U(0x20)
25#define CTX_GPREG_X5 U(0x28)
26#define CTX_GPREG_X6 U(0x30)
27#define CTX_GPREG_X7 U(0x38)
28#define CTX_GPREG_X8 U(0x40)
29#define CTX_GPREG_X9 U(0x48)
30#define CTX_GPREG_X10 U(0x50)
31#define CTX_GPREG_X11 U(0x58)
32#define CTX_GPREG_X12 U(0x60)
33#define CTX_GPREG_X13 U(0x68)
34#define CTX_GPREG_X14 U(0x70)
35#define CTX_GPREG_X15 U(0x78)
36#define CTX_GPREG_X16 U(0x80)
37#define CTX_GPREG_X17 U(0x88)
38#define CTX_GPREG_X18 U(0x90)
39#define CTX_GPREG_X19 U(0x98)
40#define CTX_GPREG_X20 U(0xa0)
41#define CTX_GPREG_X21 U(0xa8)
42#define CTX_GPREG_X22 U(0xb0)
43#define CTX_GPREG_X23 U(0xb8)
44#define CTX_GPREG_X24 U(0xc0)
45#define CTX_GPREG_X25 U(0xc8)
46#define CTX_GPREG_X26 U(0xd0)
47#define CTX_GPREG_X27 U(0xd8)
48#define CTX_GPREG_X28 U(0xe0)
49#define CTX_GPREG_X29 U(0xe8)
50#define CTX_GPREG_LR U(0xf0)
51#define CTX_GPREG_SP_EL0 U(0xf8)
52#define CTX_GPREGS_END U(0x100)
Achin Gupta07f4e072014-02-02 12:02:23 +000053
54/*******************************************************************************
Achin Gupta9ac63c52014-01-16 12:08:03 +000055 * Constants that allow assembler code to access members of and the 'el3_state'
56 * structure at their correct offsets. Note that some of the registers are only
57 * 32-bits wide but are stored as 64-bit values for convenience
58 ******************************************************************************/
Dimitris Papastamosb63c6f12018-01-11 15:29:36 +000059#define CTX_EL3STATE_OFFSET (CTX_GPREGS_OFFSET + CTX_GPREGS_END)
Varun Wadekarc6a11f62017-05-25 18:04:48 -070060#define CTX_SCR_EL3 U(0x0)
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +000061#define CTX_ESR_EL3 U(0x8)
62#define CTX_RUNTIME_SP U(0x10)
63#define CTX_SPSR_EL3 U(0x18)
64#define CTX_ELR_EL3 U(0x20)
Alexei Fedorov503bbf32019-08-13 15:17:53 +010065#define CTX_PMCR_EL0 U(0x28)
Madhukar Pappireddyfba25722020-07-24 03:27:12 -050066#define CTX_IS_IN_EL3 U(0x30)
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +010067#define CTX_MDCR_EL3 U(0x38)
Manish Pandey07952fb2023-05-25 13:46:14 +010068/* Constants required in supporting nested exception in EL3 */
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +010069#define CTX_SAVED_ELR_EL3 U(0x40)
Manish Pandey07952fb2023-05-25 13:46:14 +010070/*
71 * General purpose flag, to save various EL3 states
72 * FFH mode : Used to identify if handling nested exception
73 * KFH mode : Used as counter value
74 */
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +010075#define CTX_NESTED_EA_FLAG U(0x48)
Manish Pandeyf90a73c2023-10-10 15:42:19 +010076#if FFH_SUPPORT
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +010077 #define CTX_SAVED_ESR_EL3 U(0x50)
78 #define CTX_SAVED_SPSR_EL3 U(0x58)
79 #define CTX_SAVED_GPREG_LR U(0x60)
80 #define CTX_EL3STATE_END U(0x70) /* Align to the next 16 byte boundary */
Manish Pandey07952fb2023-05-25 13:46:14 +010081#else
82 #define CTX_EL3STATE_END U(0x50) /* Align to the next 16 byte boundary */
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -060083#endif /* FFH_SUPPORT */
Achin Gupta9ac63c52014-01-16 12:08:03 +000084
85/*******************************************************************************
Achin Gupta9ac63c52014-01-16 12:08:03 +000086 * Constants that allow assembler code to access members of and the 'fp_regs'
87 * structure at their correct offsets.
88 ******************************************************************************/
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +010089# define CTX_FPREGS_OFFSET (CTX_EL3STATE_OFFSET + CTX_EL3STATE_END)
Dimitris Papastamosba51d9e2018-05-16 11:36:14 +010090#if CTX_INCLUDE_FPREGS
Varun Wadekarc6a11f62017-05-25 18:04:48 -070091#define CTX_FP_Q0 U(0x0)
92#define CTX_FP_Q1 U(0x10)
93#define CTX_FP_Q2 U(0x20)
94#define CTX_FP_Q3 U(0x30)
95#define CTX_FP_Q4 U(0x40)
96#define CTX_FP_Q5 U(0x50)
97#define CTX_FP_Q6 U(0x60)
98#define CTX_FP_Q7 U(0x70)
99#define CTX_FP_Q8 U(0x80)
100#define CTX_FP_Q9 U(0x90)
101#define CTX_FP_Q10 U(0xa0)
102#define CTX_FP_Q11 U(0xb0)
103#define CTX_FP_Q12 U(0xc0)
104#define CTX_FP_Q13 U(0xd0)
105#define CTX_FP_Q14 U(0xe0)
106#define CTX_FP_Q15 U(0xf0)
107#define CTX_FP_Q16 U(0x100)
108#define CTX_FP_Q17 U(0x110)
109#define CTX_FP_Q18 U(0x120)
110#define CTX_FP_Q19 U(0x130)
111#define CTX_FP_Q20 U(0x140)
112#define CTX_FP_Q21 U(0x150)
113#define CTX_FP_Q22 U(0x160)
114#define CTX_FP_Q23 U(0x170)
115#define CTX_FP_Q24 U(0x180)
116#define CTX_FP_Q25 U(0x190)
117#define CTX_FP_Q26 U(0x1a0)
118#define CTX_FP_Q27 U(0x1b0)
119#define CTX_FP_Q28 U(0x1c0)
120#define CTX_FP_Q29 U(0x1d0)
121#define CTX_FP_Q30 U(0x1e0)
122#define CTX_FP_Q31 U(0x1f0)
123#define CTX_FP_FPSR U(0x200)
124#define CTX_FP_FPCR U(0x208)
David Cunadod1a1fd42017-10-20 11:30:57 +0100125#if CTX_INCLUDE_AARCH32_REGS
126#define CTX_FP_FPEXC32_EL2 U(0x210)
127#define CTX_FPREGS_END U(0x220) /* Align to the next 16 byte boundary */
128#else
129#define CTX_FPREGS_END U(0x210) /* Align to the next 16 byte boundary */
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000130#endif /* CTX_INCLUDE_AARCH32_REGS */
Dimitris Papastamosba51d9e2018-05-16 11:36:14 +0100131#else
132#define CTX_FPREGS_END U(0)
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000133#endif /* CTX_INCLUDE_FPREGS */
Achin Gupta9ac63c52014-01-16 12:08:03 +0000134
Antonio Nino Diaz13adfb12019-01-30 20:41:31 +0000135/*******************************************************************************
136 * Registers related to CVE-2018-3639
137 ******************************************************************************/
Dimitris Papastamosba51d9e2018-05-16 11:36:14 +0100138#define CTX_CVE_2018_3639_OFFSET (CTX_FPREGS_OFFSET + CTX_FPREGS_END)
139#define CTX_CVE_2018_3639_DISABLE U(0)
140#define CTX_CVE_2018_3639_END U(0x10) /* Align to the next 16 byte boundary */
141
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000142/*******************************************************************************
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +0100143 * Registers related to ERRATA_SPECULATIVE_AT
144 *
145 * This is essential as with EL1 and EL2 context registers being decoupled,
146 * both will not be present for a given build configuration.
147 * As ERRATA_SPECULATIVE_AT errata requires SCTLR_EL1 and TCR_EL1 registers
148 * independent of the above logic, we need explicit context entries to be
149 * reserved for these registers.
150 *
151 * NOTE: Based on this we end up with following different configurations depending
152 * on the presence of errata and inclusion of EL1 or EL2 context.
153 *
154 * ============================================================================
155 * | ERRATA_SPECULATIVE_AT | EL1 context| Memory allocation(Sctlr_el1,Tcr_el1)|
156 * ============================================================================
157 * | 0 | 0 | None |
158 * | 0 | 1 | EL1 C-Context structure |
159 * | 1 | 0 | Errata Context Offset Entries |
160 * | 1 | 1 | Errata Context Offset Entries |
161 * ============================================================================
162 *
163 * In the above table, when ERRATA_SPECULATIVE_AT=1, EL1_Context=0, it implies
164 * there is only EL2 context and memory for SCTLR_EL1 and TCR_EL1 registers is
165 * reserved explicitly under ERRATA_SPECULATIVE_AT build flag here.
166 *
167 * In situations when EL1_Context=1 and ERRATA_SPECULATIVE_AT=1, since SCTLR_EL1
168 * and TCR_EL1 registers will be modified under errata and it happens at the
169 * early in the codeflow prior to el1 context (save and restore operations),
170 * context memory still will be reserved under the errata logic here explicitly.
171 * These registers will not be part of EL1 context save & restore routines.
172 *
173 * Only when ERRATA_SPECULATIVE_AT=0, EL1_Context=1, for this combination,
174 * SCTLR_EL1 and TCR_EL1 will be part of EL1 context structure (context_el1.h)
175 * -----------------------------------------------------------------------------
176 ******************************************************************************/
177#define CTX_ERRATA_SPEC_AT_OFFSET (CTX_CVE_2018_3639_OFFSET + CTX_CVE_2018_3639_END)
178#if ERRATA_SPECULATIVE_AT
179#define CTX_ERRATA_SPEC_AT_SCTLR_EL1 U(0x0)
180#define CTX_ERRATA_SPEC_AT_TCR_EL1 U(0x8)
181#define CTX_ERRATA_SPEC_AT_END U(0x10) /* Align to the next 16 byte boundary */
182#else
183#define CTX_ERRATA_SPEC_AT_END U(0x0)
184#endif /* ERRATA_SPECULATIVE_AT */
185
186/*******************************************************************************
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000187 * Registers related to ARMv8.3-PAuth.
188 ******************************************************************************/
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +0100189#define CTX_PAUTH_REGS_OFFSET (CTX_ERRATA_SPEC_AT_OFFSET + CTX_ERRATA_SPEC_AT_END)
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000190#if CTX_INCLUDE_PAUTH_REGS
191#define CTX_PACIAKEY_LO U(0x0)
192#define CTX_PACIAKEY_HI U(0x8)
193#define CTX_PACIBKEY_LO U(0x10)
194#define CTX_PACIBKEY_HI U(0x18)
195#define CTX_PACDAKEY_LO U(0x20)
196#define CTX_PACDAKEY_HI U(0x28)
197#define CTX_PACDBKEY_LO U(0x30)
198#define CTX_PACDBKEY_HI U(0x38)
199#define CTX_PACGAKEY_LO U(0x40)
200#define CTX_PACGAKEY_HI U(0x48)
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100201#define CTX_PAUTH_REGS_END U(0x50) /* Align to the next 16 byte boundary */
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000202#else
203#define CTX_PAUTH_REGS_END U(0)
204#endif /* CTX_INCLUDE_PAUTH_REGS */
205
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100206/*******************************************************************************
207 * Registers initialised in a per-world context.
208 ******************************************************************************/
Jayanth Dodderi Chidanand56aa3822023-12-11 11:22:02 +0000209#define CTX_CPTR_EL3 U(0x0)
210#define CTX_ZCR_EL3 U(0x8)
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600211#define CTX_MPAM3_EL3 U(0x10)
212#define CTX_PERWORLD_EL3STATE_END U(0x18)
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100213
Julius Werner53456fc2019-07-09 13:49:11 -0700214#ifndef __ASSEMBLER__
Achin Gupta9ac63c52014-01-16 12:08:03 +0000215
Dan Handley2bd4ef22014-04-09 13:14:54 +0100216#include <stdint.h>
217
Antonio Nino Diaze0f90632018-12-14 00:18:21 +0000218#include <lib/cassert.h>
219
Achin Gupta9ac63c52014-01-16 12:08:03 +0000220/*
221 * Common constants to help define the 'cpu_context' structure and its
222 * members below.
223 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700224#define DWORD_SHIFT U(3)
Achin Gupta9ac63c52014-01-16 12:08:03 +0000225#define DEFINE_REG_STRUCT(name, num_regs) \
Dan Handleye2712bc2014-04-10 15:37:22 +0100226 typedef struct name { \
Zelalem91d80612020-02-12 10:37:03 -0600227 uint64_t ctx_regs[num_regs]; \
Dan Handleye2712bc2014-04-10 15:37:22 +0100228 } __aligned(16) name##_t
Achin Gupta9ac63c52014-01-16 12:08:03 +0000229
230/* Constants to determine the size of individual context structures */
Achin Gupta07f4e072014-02-02 12:02:23 +0000231#define CTX_GPREG_ALL (CTX_GPREGS_END >> DWORD_SHIFT)
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000232
Juan Castillo258e94f2014-06-25 17:26:36 +0100233#if CTX_INCLUDE_FPREGS
Antonio Nino Diaz13adfb12019-01-30 20:41:31 +0000234# define CTX_FPREG_ALL (CTX_FPREGS_END >> DWORD_SHIFT)
Juan Castillo258e94f2014-06-25 17:26:36 +0100235#endif
Achin Gupta9ac63c52014-01-16 12:08:03 +0000236#define CTX_EL3STATE_ALL (CTX_EL3STATE_END >> DWORD_SHIFT)
Dimitris Papastamosba51d9e2018-05-16 11:36:14 +0100237#define CTX_CVE_2018_3639_ALL (CTX_CVE_2018_3639_END >> DWORD_SHIFT)
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +0100238
239#if ERRATA_SPECULATIVE_AT
240#define CTX_ERRATA_SPEC_AT_ALL (CTX_ERRATA_SPEC_AT_END >> DWORD_SHIFT)
241#endif
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000242#if CTX_INCLUDE_PAUTH_REGS
243# define CTX_PAUTH_REGS_ALL (CTX_PAUTH_REGS_END >> DWORD_SHIFT)
244#endif
Achin Gupta9ac63c52014-01-16 12:08:03 +0000245
246/*
Soby Mathew6c5192a2014-04-30 15:36:37 +0100247 * AArch64 general purpose register context structure. Usually x0-x18,
248 * lr are saved as the compiler is expected to preserve the remaining
Achin Gupta07f4e072014-02-02 12:02:23 +0000249 * callee saved registers if used by the C runtime and the assembler
Soby Mathew6c5192a2014-04-30 15:36:37 +0100250 * does not touch the remaining. But in case of world switch during
251 * exception handling, we need to save the callee registers too.
Achin Gupta07f4e072014-02-02 12:02:23 +0000252 */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000253DEFINE_REG_STRUCT(gp_regs, CTX_GPREG_ALL);
Achin Gupta07f4e072014-02-02 12:02:23 +0000254
255/*
Achin Gupta9ac63c52014-01-16 12:08:03 +0000256 * AArch64 floating point register context structure for preserving
257 * the floating point state during switches from one security state to
258 * another.
259 */
Juan Castillo258e94f2014-06-25 17:26:36 +0100260#if CTX_INCLUDE_FPREGS
Achin Gupta9ac63c52014-01-16 12:08:03 +0000261DEFINE_REG_STRUCT(fp_regs, CTX_FPREG_ALL);
Juan Castillo258e94f2014-06-25 17:26:36 +0100262#endif
Achin Gupta9ac63c52014-01-16 12:08:03 +0000263
264/*
265 * Miscellaneous registers used by EL3 firmware to maintain its state
266 * across exception entries and exits
267 */
268DEFINE_REG_STRUCT(el3_state, CTX_EL3STATE_ALL);
269
Dimitris Papastamosba51d9e2018-05-16 11:36:14 +0100270/* Function pointer used by CVE-2018-3639 dynamic mitigation */
271DEFINE_REG_STRUCT(cve_2018_3639, CTX_CVE_2018_3639_ALL);
272
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +0100273/* Registers associated to Errata_Speculative */
274#if ERRATA_SPECULATIVE_AT
275DEFINE_REG_STRUCT(errata_speculative_at, CTX_ERRATA_SPEC_AT_ALL);
276#endif
277
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000278/* Registers associated to ARMv8.3-PAuth */
279#if CTX_INCLUDE_PAUTH_REGS
280DEFINE_REG_STRUCT(pauth, CTX_PAUTH_REGS_ALL);
281#endif
282
Achin Gupta9ac63c52014-01-16 12:08:03 +0000283/*
284 * Macros to access members of any of the above structures using their
285 * offsets
286 */
Zelalem91d80612020-02-12 10:37:03 -0600287#define read_ctx_reg(ctx, offset) ((ctx)->ctx_regs[(offset) >> DWORD_SHIFT])
288#define write_ctx_reg(ctx, offset, val) (((ctx)->ctx_regs[(offset) >> DWORD_SHIFT]) \
Jeenu Viswambharan32ceef52018-08-02 10:14:12 +0100289 = (uint64_t) (val))
Achin Gupta9ac63c52014-01-16 12:08:03 +0000290
291/*
Zelalem Awekeb6301e62021-07-09 17:54:30 -0500292 * Top-level context structure which is used by EL3 firmware to preserve
293 * the state of a core at the next lower EL in a given security state and
294 * save enough EL3 meta data to be able to return to that EL and security
295 * state. The context management library will be used to ensure that
296 * SP_EL3 always points to an instance of this structure at exception
297 * entry and exit.
Achin Gupta9ac63c52014-01-16 12:08:03 +0000298 */
Dan Handleye2712bc2014-04-10 15:37:22 +0100299typedef struct cpu_context {
300 gp_regs_t gpregs_ctx;
301 el3_state_t el3state_ctx;
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000302
Juan Castillo258e94f2014-06-25 17:26:36 +0100303#if CTX_INCLUDE_FPREGS
Dan Handleye2712bc2014-04-10 15:37:22 +0100304 fp_regs_t fpregs_ctx;
Juan Castillo258e94f2014-06-25 17:26:36 +0100305#endif
Dimitris Papastamosba51d9e2018-05-16 11:36:14 +0100306 cve_2018_3639_t cve_2018_3639_ctx;
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000307
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +0100308#if ERRATA_SPECULATIVE_AT
309 errata_speculative_at_t errata_speculative_at_ctx;
310#endif
311
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000312#if CTX_INCLUDE_PAUTH_REGS
313 pauth_t pauth_ctx;
314#endif
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000315
Jayanth Dodderi Chidanand4d69bd62024-04-11 11:09:12 +0100316 el1_sysregs_t el1_sysregs_ctx;
317
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000318#if CTX_INCLUDE_EL2_REGS
319 el2_sysregs_t el2_sysregs_ctx;
320#endif
321
Dan Handleye2712bc2014-04-10 15:37:22 +0100322} cpu_context_t;
Achin Gupta9ac63c52014-01-16 12:08:03 +0000323
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100324/*
325 * Per-World Context.
326 * It stores registers whose values can be shared across CPUs.
327 */
328typedef struct per_world_context {
329 uint64_t ctx_cptr_el3;
330 uint64_t ctx_zcr_el3;
Arvind Ram Prakashb5d95592023-11-08 12:28:30 -0600331 uint64_t ctx_mpam3_el3;
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100332} per_world_context_t;
333
334extern per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
335
Dan Handleye2712bc2014-04-10 15:37:22 +0100336/* Macros to access members of the 'cpu_context_t' structure */
337#define get_el3state_ctx(h) (&((cpu_context_t *) h)->el3state_ctx)
Juan Castillo258e94f2014-06-25 17:26:36 +0100338#if CTX_INCLUDE_FPREGS
Antonio Nino Diaz13adfb12019-01-30 20:41:31 +0000339# define get_fpregs_ctx(h) (&((cpu_context_t *) h)->fpregs_ctx)
Juan Castillo258e94f2014-06-25 17:26:36 +0100340#endif
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000341#define get_el1_sysregs_ctx(h) (&((cpu_context_t *) h)->el1_sysregs_ctx)
342#if CTX_INCLUDE_EL2_REGS
343# define get_el2_sysregs_ctx(h) (&((cpu_context_t *) h)->el2_sysregs_ctx)
344#endif
Dan Handleye2712bc2014-04-10 15:37:22 +0100345#define get_gpregs_ctx(h) (&((cpu_context_t *) h)->gpregs_ctx)
Dimitris Papastamosbb1fd5b2018-06-07 11:29:15 +0100346#define get_cve_2018_3639_ctx(h) (&((cpu_context_t *) h)->cve_2018_3639_ctx)
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +0100347
348#if ERRATA_SPECULATIVE_AT
349#define get_errata_speculative_at_ctx(h) (&((cpu_context_t *) h)->errata_speculative_at_ctx)
350#endif
351
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000352#if CTX_INCLUDE_PAUTH_REGS
353# define get_pauth_ctx(h) (&((cpu_context_t *) h)->pauth_ctx)
354#endif
Achin Gupta9ac63c52014-01-16 12:08:03 +0000355
356/*
357 * Compile time assertions related to the 'cpu_context' structure to
358 * ensure that the assembler and the compiler view of the offsets of
359 * the structure members is the same.
360 */
Elyes Haouas183638f2023-02-13 10:05:41 +0100361CASSERT(CTX_GPREGS_OFFSET == __builtin_offsetof(cpu_context_t, gpregs_ctx),
Achin Gupta07f4e072014-02-02 12:02:23 +0000362 assert_core_context_gp_offset_mismatch);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000363
364CASSERT(CTX_EL3STATE_OFFSET == __builtin_offsetof(cpu_context_t, el3state_ctx),
365 assert_core_context_el3state_offset_mismatch);
366
Juan Castillo258e94f2014-06-25 17:26:36 +0100367#if CTX_INCLUDE_FPREGS
Elyes Haouas183638f2023-02-13 10:05:41 +0100368CASSERT(CTX_FPREGS_OFFSET == __builtin_offsetof(cpu_context_t, fpregs_ctx),
Achin Gupta9ac63c52014-01-16 12:08:03 +0000369 assert_core_context_fp_offset_mismatch);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000370#endif /* CTX_INCLUDE_FPREGS */
371
Elyes Haouas183638f2023-02-13 10:05:41 +0100372CASSERT(CTX_CVE_2018_3639_OFFSET == __builtin_offsetof(cpu_context_t, cve_2018_3639_ctx),
Dimitris Papastamosba51d9e2018-05-16 11:36:14 +0100373 assert_core_context_cve_2018_3639_offset_mismatch);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000374
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +0100375#if ERRATA_SPECULATIVE_AT
376CASSERT(CTX_ERRATA_SPEC_AT_OFFSET == __builtin_offsetof(cpu_context_t, errata_speculative_at_ctx),
377 assert_core_context_errata_speculative_at_offset_mismatch);
378#endif
379
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000380#if CTX_INCLUDE_PAUTH_REGS
Elyes Haouas183638f2023-02-13 10:05:41 +0100381CASSERT(CTX_PAUTH_REGS_OFFSET == __builtin_offsetof(cpu_context_t, pauth_ctx),
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000382 assert_core_context_pauth_offset_mismatch);
Jayanth Dodderi Chidanandfbbee6b2024-01-24 20:05:07 +0000383#endif /* CTX_INCLUDE_PAUTH_REGS */
384
Achin Gupta607084e2014-02-09 18:24:19 +0000385/*
386 * Helper macro to set the general purpose registers that correspond to
387 * parameters in an aapcs_64 call i.e. x0-x7
388 */
389#define set_aapcs_args0(ctx, x0) do { \
390 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X0, x0); \
Soby Mathew24ab34f2016-05-03 17:11:42 +0100391 } while (0)
Achin Gupta607084e2014-02-09 18:24:19 +0000392#define set_aapcs_args1(ctx, x0, x1) do { \
393 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X1, x1); \
394 set_aapcs_args0(ctx, x0); \
Soby Mathew24ab34f2016-05-03 17:11:42 +0100395 } while (0)
Achin Gupta607084e2014-02-09 18:24:19 +0000396#define set_aapcs_args2(ctx, x0, x1, x2) do { \
397 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X2, x2); \
398 set_aapcs_args1(ctx, x0, x1); \
Soby Mathew24ab34f2016-05-03 17:11:42 +0100399 } while (0)
Achin Gupta607084e2014-02-09 18:24:19 +0000400#define set_aapcs_args3(ctx, x0, x1, x2, x3) do { \
401 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X3, x3); \
402 set_aapcs_args2(ctx, x0, x1, x2); \
Soby Mathew24ab34f2016-05-03 17:11:42 +0100403 } while (0)
Achin Gupta607084e2014-02-09 18:24:19 +0000404#define set_aapcs_args4(ctx, x0, x1, x2, x3, x4) do { \
405 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X4, x4); \
406 set_aapcs_args3(ctx, x0, x1, x2, x3); \
Soby Mathew24ab34f2016-05-03 17:11:42 +0100407 } while (0)
Achin Gupta607084e2014-02-09 18:24:19 +0000408#define set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5) do { \
409 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X5, x5); \
410 set_aapcs_args4(ctx, x0, x1, x2, x3, x4); \
Soby Mathew24ab34f2016-05-03 17:11:42 +0100411 } while (0)
Achin Gupta607084e2014-02-09 18:24:19 +0000412#define set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6) do { \
413 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X6, x6); \
414 set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5); \
Soby Mathew24ab34f2016-05-03 17:11:42 +0100415 } while (0)
Achin Gupta607084e2014-02-09 18:24:19 +0000416#define set_aapcs_args7(ctx, x0, x1, x2, x3, x4, x5, x6, x7) do { \
417 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X7, x7); \
418 set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6); \
Soby Mathew24ab34f2016-05-03 17:11:42 +0100419 } while (0)
Achin Gupta607084e2014-02-09 18:24:19 +0000420
Achin Gupta9ac63c52014-01-16 12:08:03 +0000421/*******************************************************************************
422 * Function prototypes
423 ******************************************************************************/
Juan Castillo258e94f2014-06-25 17:26:36 +0100424#if CTX_INCLUDE_FPREGS
Dan Handleye2712bc2014-04-10 15:37:22 +0100425void fpregs_context_save(fp_regs_t *regs);
426void fpregs_context_restore(fp_regs_t *regs);
Juan Castillo258e94f2014-06-25 17:26:36 +0100427#endif
Achin Gupta9ac63c52014-01-16 12:08:03 +0000428
Julius Werner53456fc2019-07-09 13:49:11 -0700429#endif /* __ASSEMBLER__ */
Achin Gupta9ac63c52014-01-16 12:08:03 +0000430
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000431#endif /* CONTEXT_H */