blob: d4965841f81faa891d2c7dd386ae4106d0b79cbb [file] [log] [blame]
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01001/*
Alexei Fedorov307f34b2021-05-14 11:21:56 +01002 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01005 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef EL3_COMMON_MACROS_S
8#define EL3_COMMON_MACROS_S
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01009
10#include <arch.h>
11#include <asm_macros.S>
Manish V Badarkhee07e8082020-07-23 12:43:25 +010012#include <context.h>
Varun Wadekar5dc9e9c2020-05-16 20:59:30 -070013#include <lib/xlat_tables/xlat_tables_defs.h>
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010014
15 /*
16 * Helper macro to initialise EL3 registers we care about.
17 */
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000018 .macro el3_arch_init_common
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010019 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +010020 * SCTLR_EL3 has already been initialised - read current value before
21 * modifying.
22 *
23 * SCTLR_EL3.I: Enable the instruction cache.
24 *
Qixiang Xu3cc39172018-03-05 09:31:11 +080025 * SCTLR_EL3.SA: Enable Stack Alignment check. A SP alignment fault
David Cunadofee86532017-04-13 22:38:29 +010026 * exception is generated if a load or store instruction executed at
27 * EL3 uses the SP as the base address and the SP is not aligned to a
28 * 16-byte boundary.
29 *
30 * SCTLR_EL3.A: Enable Alignment fault checking. All instructions that
31 * load or store one or more registers have an alignment check that the
32 * address being accessed is aligned to the size of the data element(s)
33 * being accessed.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010034 * ---------------------------------------------------------------------
35 */
36 mov x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
37 mrs x0, sctlr_el3
38 orr x0, x0, x1
39 msr sctlr_el3, x0
40 isb
41
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090042#ifdef IMAGE_BL31
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010043 /* ---------------------------------------------------------------------
44 * Initialise the per-cpu cache pointer to the CPU.
45 * This is done early to enable crash reporting to have access to crash
46 * stack. Since crash reporting depends on cpu_data to report the
47 * unhandled exception, not doing so can lead to recursive exceptions
48 * due to a NULL TPIDR_EL3.
49 * ---------------------------------------------------------------------
50 */
51 bl init_cpu_data_ptr
52#endif /* IMAGE_BL31 */
53
54 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +010055 * Initialise SCR_EL3, setting all fields rather than relying on hw.
56 * All fields are architecturally UNKNOWN on reset. The following fields
57 * do not change during the TF lifetime. The remaining fields are set to
58 * zero here but are updated ahead of transitioning to a lower EL in the
59 * function cm_init_context_common().
60 *
61 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
62 * EL2, EL1 and EL0 are not trapped to EL3.
63 *
64 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
65 * EL2, EL1 and EL0 are not trapped to EL3.
66 *
67 * SCR_EL3.SIF: Set to one to disable instruction fetches from
68 * Non-secure memory.
69 *
70 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
71 * both Security states and both Execution states.
72 *
73 * SCR_EL3.EA: Set to one to route External Aborts and SError Interrupts
74 * to EL3 when executing at any EL.
Jeenu Viswambharancbad6612018-08-15 14:29:29 +010075 *
76 * SCR_EL3.{API,APK}: For Armv8.3 pointer authentication feature,
77 * disable traps to EL3 when accessing key registers or using pointer
78 * authentication instructions from lower ELs.
Gerald Lejeune632d6df2016-03-22 09:29:23 +010079 * ---------------------------------------------------------------------
80 */
Antonio Nino Diaz594811b2019-01-31 11:58:00 +000081 mov_imm x0, ((SCR_RESET_VAL | SCR_EA_BIT | SCR_SIF_BIT) \
David Cunadofee86532017-04-13 22:38:29 +010082 & ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT))
Antonio Nino Diaz594811b2019-01-31 11:58:00 +000083#if CTX_INCLUDE_PAUTH_REGS
84 /*
85 * If the pointer authentication registers are saved during world
86 * switches, enable pointer authentication everywhere, as it is safe to
87 * do so.
88 */
89 orr x0, x0, #(SCR_API_BIT | SCR_APK_BIT)
90#endif
Gerald Lejeune632d6df2016-03-22 09:29:23 +010091 msr scr_el3, x0
David Cunado5f55e282016-10-31 17:37:34 +000092
93 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +010094 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
95 * Some fields are architecturally UNKNOWN on reset.
96 *
97 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
98 * Debug exceptions, other than Breakpoint Instruction exceptions, are
99 * disabled from all ELs in Secure state.
100 *
101 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
102 * privileged debug from S-EL1.
103 *
104 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
105 * access to the powerdown debug registers do not trap to EL3.
106 *
107 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
108 * debug registers, other than those registers that are controlled by
109 * MDCR_EL3.TDOSA.
110 *
111 * MDCR_EL3.TPM: Set to zero so that EL0, EL1, and EL2 System register
112 * accesses to all Performance Monitors registers do not trap to EL3.
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000113 *
114 * MDCR_EL3.SCCD: Set to one so that cycle counting by PMCCNTR_EL0 is
115 * prohibited in Secure state. This bit is RES0 in versions of the
Alexei Fedorov307f34b2021-05-14 11:21:56 +0100116 * architecture with FEAT_PMUv3p5 not implemented, setting it to 1
117 * doesn't have any effect on them.
118 *
119 * MDCR_EL3.MCCD: Set to one so that cycle counting by PMCCNTR_EL0 is
120 * prohibited in EL3. This bit is RES0 in versions of the
121 * architecture with FEAT_PMUv3p7 not implemented, setting it to 1
122 * doesn't have any effect on them.
Petre-Ionut Tudoradd24a42019-10-03 17:09:08 +0100123 *
124 * MDCR_EL3.SPME: Set to zero so that event counting by the programmable
125 * counters PMEVCNTR<n>_EL0 is prohibited in Secure state. If ARMv8.2
126 * Debug is not implemented this bit does not have any effect on the
127 * counters unless there is support for the implementation defined
128 * authentication interface ExternalSecureNoninvasiveDebugEnabled().
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100129 *
130 * MDCR_EL3.NSTB, MDCR_EL3.NSTBE: Set to zero so that Trace Buffer
131 * owning security state is Secure state. If FEAT_TRBE is implemented,
132 * accesses to Trace Buffer control registers at EL2 and EL1 in any
133 * security state generates trap exceptions to EL3.
134 * If FEAT_TRBE is not implemented, these bits are RES0.
Manish V Badarkhe8ce33942021-07-18 02:26:27 +0100135 *
136 * MDCR_EL3.TTRF: Set to one so that access to trace filter control
137 * registers in non-monitor mode generate EL3 trap exception,
138 * unless the access generates a higher priority exception when trace
139 * filter control(FEAT_TRF) is implemented.
140 * When FEAT_TRF is not implemented, this bit is RES0.
David Cunado5f55e282016-10-31 17:37:34 +0000141 * ---------------------------------------------------------------------
142 */
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000143 mov_imm x0, ((MDCR_EL3_RESET_VAL | MDCR_SDD_BIT | \
Alexei Fedorov307f34b2021-05-14 11:21:56 +0100144 MDCR_SPD32(MDCR_SPD32_DISABLE) | MDCR_SCCD_BIT | \
145 MDCR_MCCD_BIT) & ~(MDCR_SPME_BIT | MDCR_TDOSA_BIT | \
Manish V Badarkhee1cccb42021-06-23 20:02:39 +0100146 MDCR_TDA_BIT | MDCR_TPM_BIT | MDCR_NSTB(MDCR_NSTB_EL1) | \
Manish V Badarkhe8ce33942021-07-18 02:26:27 +0100147 MDCR_NSTBE | MDCR_TTRF_BIT))
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000148
Manish V Badarkhe8ce33942021-07-18 02:26:27 +0100149 mrs x1, id_aa64dfr0_el1
150 ubfx x1, x1, #ID_AA64DFR0_TRACEFILT_SHIFT, #ID_AA64DFR0_TRACEFILT_LENGTH
151 cbz x1, 1f
152 orr x0, x0, #MDCR_TTRF_BIT
1531:
dp-arm595d0d52017-02-08 11:51:50 +0000154 msr mdcr_el3, x0
David Cunado5f55e282016-10-31 17:37:34 +0000155
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100156 /* ---------------------------------------------------------------------
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100157 * Initialise PMCR_EL0 setting all fields rather than relying
158 * on hw. Some fields are architecturally UNKNOWN on reset.
159 *
160 * PMCR_EL0.LP: Set to one so that event counter overflow, that
161 * is recorded in PMOVSCLR_EL0[0-30], occurs on the increment
162 * that changes PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU
163 * is implemented. This bit is RES0 in versions of the architecture
164 * earlier than ARMv8.5, setting it to 1 doesn't have any effect
165 * on them.
166 *
167 * PMCR_EL0.LC: Set to one so that cycle counter overflow, that
168 * is recorded in PMOVSCLR_EL0[31], occurs on the increment
169 * that changes PMCCNTR_EL0[63] from 1 to 0.
170 *
171 * PMCR_EL0.DP: Set to one so that the cycle counter,
172 * PMCCNTR_EL0 does not count when event counting is prohibited.
173 *
174 * PMCR_EL0.X: Set to zero to disable export of events.
175 *
176 * PMCR_EL0.D: Set to zero so that, when enabled, PMCCNTR_EL0
177 * counts on every clock cycle.
178 * ---------------------------------------------------------------------
179 */
180 mov_imm x0, ((PMCR_EL0_RESET_VAL | PMCR_EL0_LP_BIT | \
181 PMCR_EL0_LC_BIT | PMCR_EL0_DP_BIT) & \
182 ~(PMCR_EL0_X_BIT | PMCR_EL0_D_BIT))
183
184 msr pmcr_el0, x0
185
186 /* ---------------------------------------------------------------------
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100187 * Enable External Aborts and SError Interrupts now that the exception
188 * vectors have been setup.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100189 * ---------------------------------------------------------------------
190 */
191 msr daifclr, #DAIF_ABT_BIT
192
193 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +0100194 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
195 * All fields are architecturally UNKNOWN on reset.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100196 *
David Cunadofee86532017-04-13 22:38:29 +0100197 * CPTR_EL3.TCPAC: Set to zero so that any accesses to CPACR_EL1,
198 * CPTR_EL2, CPACR, or HCPTR do not trap to EL3.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100199 *
Manish V Badarkhef7ee0642021-07-07 16:27:10 +0100200 * CPTR_EL3.TTA: Set to one so that accesses to the trace system
201 * registers trap to EL3 from all exception levels and security
202 * states when system register trace is implemented.
203 * When system register trace is not implemented, this bit is RES0 and
204 * hence set to zero.
205 *
David Cunadofee86532017-04-13 22:38:29 +0100206 * CPTR_EL3.TTA: Set to zero so that System register accesses to the
207 * trace registers do not trap to EL3.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100208 *
David Cunadoce88eee2017-10-20 11:30:57 +0100209 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
210 * by Advanced SIMD, floating-point or SVE instructions (if implemented)
211 * do not trap to EL3.
Max Shvetsovc4502772021-03-22 11:59:37 +0000212 *
213 * CPTR_EL3.TAM: Set to one so that Activity Monitor access is
214 * trapped to EL3 by default.
215 *
216 * CPTR_EL3.EZ: Set to zero so that all SVE functionality is trapped
217 * to EL3 by default.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100218 */
Max Shvetsovc4502772021-03-22 11:59:37 +0000219
David Cunadofee86532017-04-13 22:38:29 +0100220 mov_imm x0, (CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TTA_BIT | TFP_BIT))
Manish V Badarkhef7ee0642021-07-07 16:27:10 +0100221 mrs x1, id_aa64dfr0_el1
222 ubfx x1, x1, #ID_AA64DFR0_TRACEVER_SHIFT, #ID_AA64DFR0_TRACEVER_LENGTH
223 cbz x1, 1f
224 orr x0, x0, #TTA_BIT
2251:
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100226 msr cptr_el3, x0
Sathees Balya0911df12018-12-06 13:33:24 +0000227
228 /*
229 * If Data Independent Timing (DIT) functionality is implemented,
230 * always enable DIT in EL3
231 */
232 mrs x0, id_aa64pfr0_el1
233 ubfx x0, x0, #ID_AA64PFR0_DIT_SHIFT, #ID_AA64PFR0_DIT_LENGTH
234 cmp x0, #ID_AA64PFR0_DIT_SUPPORTED
235 bne 1f
236 mov x0, #DIT_BIT
237 msr DIT, x0
2381:
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100239 .endm
240
241/* -----------------------------------------------------------------------------
242 * This is the super set of actions that need to be performed during a cold boot
Juan Castillo7d199412015-12-14 09:35:25 +0000243 * or a warm boot in EL3. This code is shared by BL1 and BL31.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100244 *
245 * This macro will always perform reset handling, architectural initialisations
246 * and stack setup. The rest of the actions are optional because they might not
247 * be needed, depending on the context in which this macro is called. This is
248 * why this macro is parameterised ; each parameter allows to enable/disable
249 * some actions.
250 *
David Cunadofee86532017-04-13 22:38:29 +0100251 * _init_sctlr:
252 * Whether the macro needs to initialise SCTLR_EL3, including configuring
253 * the endianness of data accesses.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100254 *
255 * _warm_boot_mailbox:
256 * Whether the macro needs to detect the type of boot (cold/warm). The
257 * detection is based on the platform entrypoint address : if it is zero
258 * then it is a cold boot, otherwise it is a warm boot. In the latter case,
259 * this macro jumps on the platform entrypoint address.
260 *
261 * _secondary_cold_boot:
262 * Whether the macro needs to identify the CPU that is calling it: primary
263 * CPU or secondary CPU. The primary CPU will be allowed to carry on with
264 * the platform initialisations, while the secondaries will be put in a
265 * platform-specific state in the meantime.
266 *
267 * If the caller knows this macro will only be called by the primary CPU
268 * then this parameter can be defined to 0 to skip this step.
269 *
270 * _init_memory:
271 * Whether the macro needs to initialise the memory.
272 *
273 * _init_c_runtime:
274 * Whether the macro needs to initialise the C runtime environment.
275 *
276 * _exception_vectors:
277 * Address of the exception vectors to program in the VBAR_EL3 register.
Manish Pandeyc8257682019-11-26 11:34:17 +0000278 *
279 * _pie_fixup_size:
280 * Size of memory region to fixup Global Descriptor Table (GDT).
281 *
282 * A non-zero value is expected when firmware needs GDT to be fixed-up.
283 *
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100284 * -----------------------------------------------------------------------------
285 */
286 .macro el3_entrypoint_common \
David Cunadofee86532017-04-13 22:38:29 +0100287 _init_sctlr, _warm_boot_mailbox, _secondary_cold_boot, \
Manish Pandeyc8257682019-11-26 11:34:17 +0000288 _init_memory, _init_c_runtime, _exception_vectors, \
289 _pie_fixup_size
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100290
David Cunadofee86532017-04-13 22:38:29 +0100291 .if \_init_sctlr
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100292 /* -------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +0100293 * This is the initialisation of SCTLR_EL3 and so must ensure
294 * that all fields are explicitly set rather than relying on hw.
295 * Some fields reset to an IMPLEMENTATION DEFINED value and
296 * others are architecturally UNKNOWN on reset.
297 *
298 * SCTLR.EE: Set the CPU endianness before doing anything that
299 * might involve memory reads or writes. Set to zero to select
300 * Little Endian.
301 *
302 * SCTLR_EL3.WXN: For the EL3 translation regime, this field can
303 * force all memory regions that are writeable to be treated as
304 * XN (Execute-never). Set to zero so that this control has no
305 * effect on memory access permissions.
306 *
Qixiang Xu3cc39172018-03-05 09:31:11 +0800307 * SCTLR_EL3.SA: Set to zero to disable Stack Alignment check.
David Cunadofee86532017-04-13 22:38:29 +0100308 *
309 * SCTLR_EL3.A: Set to zero to disable Alignment fault checking.
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000310 *
311 * SCTLR.DSSBS: Set to zero to disable speculation store bypass
312 * safe behaviour upon exception entry to EL3.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100313 * -------------------------------------------------------------
314 */
David Cunadofee86532017-04-13 22:38:29 +0100315 mov_imm x0, (SCTLR_RESET_VAL & ~(SCTLR_EE_BIT | SCTLR_WXN_BIT \
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000316 | SCTLR_SA_BIT | SCTLR_A_BIT | SCTLR_DSSBS_BIT))
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100317 msr sctlr_el3, x0
318 isb
David Cunadofee86532017-04-13 22:38:29 +0100319 .endif /* _init_sctlr */
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100320
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000321#if DISABLE_MTPMU
322 bl mtpmu_disable
323#endif
324
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100325 .if \_warm_boot_mailbox
326 /* -------------------------------------------------------------
327 * This code will be executed for both warm and cold resets.
328 * Now is the time to distinguish between the two.
329 * Query the platform entrypoint address and if it is not zero
330 * then it means it is a warm boot so jump to this address.
331 * -------------------------------------------------------------
332 */
Soby Mathew3700a922015-07-13 11:21:11 +0100333 bl plat_get_my_entrypoint
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100334 cbz x0, do_cold_boot
335 br x0
336
337 do_cold_boot:
338 .endif /* _warm_boot_mailbox */
339
Manish Pandeyc8257682019-11-26 11:34:17 +0000340 .if \_pie_fixup_size
341#if ENABLE_PIE
342 /*
343 * ------------------------------------------------------------
344 * If PIE is enabled fixup the Global descriptor Table only
345 * once during primary core cold boot path.
346 *
347 * Compile time base address, required for fixup, is calculated
348 * using "pie_fixup" label present within first page.
349 * ------------------------------------------------------------
350 */
351 pie_fixup:
352 ldr x0, =pie_fixup
Jimmy Brissoned202072020-08-04 16:18:52 -0500353 and x0, x0, #~(PAGE_SIZE_MASK)
Manish Pandeyc8257682019-11-26 11:34:17 +0000354 mov_imm x1, \_pie_fixup_size
355 add x1, x1, x0
356 bl fixup_gdt_reloc
357#endif /* ENABLE_PIE */
358 .endif /* _pie_fixup_size */
359
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000360 /* ---------------------------------------------------------------------
Dimitris Papastamos446f7f12017-11-30 14:53:53 +0000361 * Set the exception vectors.
362 * ---------------------------------------------------------------------
363 */
364 adr x0, \_exception_vectors
365 msr vbar_el3, x0
366 isb
367
368 /* ---------------------------------------------------------------------
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000369 * It is a cold boot.
370 * Perform any processor specific actions upon reset e.g. cache, TLB
371 * invalidations etc.
372 * ---------------------------------------------------------------------
373 */
374 bl reset_handler
375
Dimitris Papastamos446f7f12017-11-30 14:53:53 +0000376 el3_arch_init_common
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000377
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100378 .if \_secondary_cold_boot
379 /* -------------------------------------------------------------
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000380 * Check if this is a primary or secondary CPU cold boot.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100381 * The primary CPU will set up the platform while the
382 * secondaries are placed in a platform-specific state until the
383 * primary CPU performs the necessary actions to bring them out
384 * of that state and allows entry into the OS.
385 * -------------------------------------------------------------
386 */
Soby Mathew3700a922015-07-13 11:21:11 +0100387 bl plat_is_my_cpu_primary
Soby Matheweb3bbf12015-06-08 12:32:50 +0100388 cbnz w0, do_primary_cold_boot
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100389
390 /* This is a cold boot on a secondary CPU */
391 bl plat_secondary_cold_boot_setup
392 /* plat_secondary_cold_boot_setup() is not supposed to return */
Antonio Nino Diaz1f21bcf2016-02-01 13:57:25 +0000393 bl el3_panic
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100394
395 do_primary_cold_boot:
396 .endif /* _secondary_cold_boot */
397
398 /* ---------------------------------------------------------------------
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000399 * Initialize memory now. Secondary CPU initialization won't get to this
400 * point.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100401 * ---------------------------------------------------------------------
402 */
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100403
404 .if \_init_memory
405 bl platform_mem_init
406 .endif /* _init_memory */
407
408 /* ---------------------------------------------------------------------
409 * Init C runtime environment:
410 * - Zero-initialise the NOBITS sections. There are 2 of them:
411 * - the .bss section;
412 * - the coherent memory section (if any).
413 * - Relocate the data section from ROM to RAM, if required.
414 * ---------------------------------------------------------------------
415 */
416 .if \_init_c_runtime
Hadi Asyrafi461f8f42019-08-20 15:33:27 +0800417#if defined(IMAGE_BL31) || (defined(IMAGE_BL2) && BL2_AT_EL3 && BL2_INV_DCACHE)
Achin Guptae9c4a642015-09-11 16:03:13 +0100418 /* -------------------------------------------------------------
419 * Invalidate the RW memory used by the BL31 image. This
420 * includes the data and NOBITS sections. This is done to
421 * safeguard against possible corruption of this memory by
422 * dirty cache lines in a system cache as a result of use by
423 * an earlier boot loader stage.
424 * -------------------------------------------------------------
425 */
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100426 adrp x0, __RW_START__
427 add x0, x0, :lo12:__RW_START__
428 adrp x1, __RW_END__
429 add x1, x1, :lo12:__RW_END__
Achin Guptae9c4a642015-09-11 16:03:13 +0100430 sub x1, x1, x0
431 bl inv_dcache_range
Samuel Holland31a14e12018-10-17 21:40:18 -0500432#if defined(IMAGE_BL31) && SEPARATE_NOBITS_REGION
433 adrp x0, __NOBITS_START__
434 add x0, x0, :lo12:__NOBITS_START__
435 adrp x1, __NOBITS_END__
436 add x1, x1, :lo12:__NOBITS_END__
437 sub x1, x1, x0
438 bl inv_dcache_range
439#endif
Roberto Vargase0e99462017-10-30 14:43:43 +0000440#endif
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100441 adrp x0, __BSS_START__
442 add x0, x0, :lo12:__BSS_START__
Achin Guptae9c4a642015-09-11 16:03:13 +0100443
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100444 adrp x1, __BSS_END__
445 add x1, x1, :lo12:__BSS_END__
446 sub x1, x1, x0
Douglas Raillard21362a92016-12-02 13:51:54 +0000447 bl zeromem
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100448
449#if USE_COHERENT_MEM
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100450 adrp x0, __COHERENT_RAM_START__
451 add x0, x0, :lo12:__COHERENT_RAM_START__
452 adrp x1, __COHERENT_RAM_END_UNALIGNED__
453 add x1, x1, :lo12: __COHERENT_RAM_END_UNALIGNED__
454 sub x1, x1, x0
Douglas Raillard21362a92016-12-02 13:51:54 +0000455 bl zeromem
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100456#endif
457
Lionel Debieved2f21b82019-05-27 09:32:00 +0200458#if defined(IMAGE_BL1) || (defined(IMAGE_BL2) && BL2_AT_EL3 && BL2_IN_XIP_MEM)
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100459 adrp x0, __DATA_RAM_START__
460 add x0, x0, :lo12:__DATA_RAM_START__
461 adrp x1, __DATA_ROM_START__
462 add x1, x1, :lo12:__DATA_ROM_START__
463 adrp x2, __DATA_RAM_END__
464 add x2, x2, :lo12:__DATA_RAM_END__
465 sub x2, x2, x0
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100466 bl memcpy16
467#endif
468 .endif /* _init_c_runtime */
469
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100470 /* ---------------------------------------------------------------------
471 * Use SP_EL0 for the C runtime stack.
472 * ---------------------------------------------------------------------
473 */
474 msr spsel, #0
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100475
476 /* ---------------------------------------------------------------------
477 * Allocate a stack whose memory will be marked as Normal-IS-WBWA when
478 * the MMU is enabled. There is no risk of reading stale stack memory
479 * after enabling the MMU as only the primary CPU is running at the
480 * moment.
481 * ---------------------------------------------------------------------
482 */
Soby Mathew3700a922015-07-13 11:21:11 +0100483 bl plat_set_my_stack
Douglas Raillard306593d2017-02-24 18:14:15 +0000484
485#if STACK_PROTECTOR_ENABLED
486 .if \_init_c_runtime
487 bl update_stack_protector_canary
488 .endif /* _init_c_runtime */
489#endif
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100490 .endm
491
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100492 .macro apply_at_speculative_wa
493#if ERRATA_SPECULATIVE_AT
494 /*
495 * Explicitly save x30 so as to free up a register and to enable
496 * branching and also, save x29 which will be used in the called
497 * function
498 */
499 stp x29, x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
500 bl save_and_update_ptw_el1_sys_regs
501 ldp x29, x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
502#endif
503 .endm
504
505 .macro restore_ptw_el1_sys_regs
506#if ERRATA_SPECULATIVE_AT
507 /* -----------------------------------------------------------
508 * In case of ERRATA_SPECULATIVE_AT, must follow below order
509 * to ensure that page table walk is not enabled until
510 * restoration of all EL1 system registers. TCR_EL1 register
511 * should be updated at the end which restores previous page
512 * table walk setting of stage1 i.e.(TCR_EL1.EPDx) bits. ISB
513 * ensures that CPU does below steps in order.
514 *
515 * 1. Ensure all other system registers are written before
516 * updating SCTLR_EL1 using ISB.
517 * 2. Restore SCTLR_EL1 register.
518 * 3. Ensure SCTLR_EL1 written successfully using ISB.
519 * 4. Restore TCR_EL1 register.
520 * -----------------------------------------------------------
521 */
522 isb
523 ldp x28, x29, [sp, #CTX_EL1_SYSREGS_OFFSET + CTX_SCTLR_EL1]
524 msr sctlr_el1, x28
525 isb
526 msr tcr_el1, x29
527#endif
528 .endm
529
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000530#endif /* EL3_COMMON_MACROS_S */