blob: ba80d95d068286b88c0cbccfc893de9527e6cf16 [file] [log] [blame]
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01001/*
Antonio Nino Diaz4357b412016-02-23 12:04:58 +00002 * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __EL3_COMMON_MACROS_S__
32#define __EL3_COMMON_MACROS_S__
33
34#include <arch.h>
35#include <asm_macros.S>
36
37 /*
38 * Helper macro to initialise EL3 registers we care about.
39 */
40 .macro el3_arch_init_common _exception_vectors
41 /* ---------------------------------------------------------------------
42 * Enable the instruction cache, stack pointer and data access alignment
43 * checks
44 * ---------------------------------------------------------------------
45 */
46 mov x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
47 mrs x0, sctlr_el3
48 orr x0, x0, x1
49 msr sctlr_el3, x0
50 isb
51
52#if IMAGE_BL31
53 /* ---------------------------------------------------------------------
54 * Initialise the per-cpu cache pointer to the CPU.
55 * This is done early to enable crash reporting to have access to crash
56 * stack. Since crash reporting depends on cpu_data to report the
57 * unhandled exception, not doing so can lead to recursive exceptions
58 * due to a NULL TPIDR_EL3.
59 * ---------------------------------------------------------------------
60 */
61 bl init_cpu_data_ptr
62#endif /* IMAGE_BL31 */
63
64 /* ---------------------------------------------------------------------
65 * Set the exception vectors.
66 * ---------------------------------------------------------------------
67 */
68 adr x0, \_exception_vectors
69 msr vbar_el3, x0
70 isb
71
72 /* ---------------------------------------------------------------------
Gerald Lejeune632d6df2016-03-22 09:29:23 +010073 * Early set RES1 bits in SCR_EL3. Set EA bit as well to catch both
74 * External Aborts and SError Interrupts in EL3.
75 * ---------------------------------------------------------------------
76 */
77 mov x0, #(SCR_RES1_BITS | SCR_EA_BIT)
78 msr scr_el3, x0
79 /* ---------------------------------------------------------------------
80 * Enable External Aborts and SError Interrupts now that the exception
81 * vectors have been setup.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010082 * ---------------------------------------------------------------------
83 */
84 msr daifclr, #DAIF_ABT_BIT
85
86 /* ---------------------------------------------------------------------
87 * The initial state of the Architectural feature trap register
88 * (CPTR_EL3) is unknown and it must be set to a known state. All
89 * feature traps are disabled. Some bits in this register are marked as
90 * reserved and should not be modified.
91 *
92 * CPTR_EL3.TCPAC: This causes a direct access to the CPACR_EL1 from EL1
93 * or the CPTR_EL2 from EL2 to trap to EL3 unless it is trapped at EL2.
94 *
95 * CPTR_EL3.TTA: This causes access to the Trace functionality to trap
96 * to EL3 when executed from EL0, EL1, EL2, or EL3. If system register
97 * access to trace functionality is not supported, this bit is RES0.
98 *
99 * CPTR_EL3.TFP: This causes instructions that access the registers
100 * associated with Floating Point and Advanced SIMD execution to trap
101 * to EL3 when executed from any exception level, unless trapped to EL1
102 * or EL2.
103 * ---------------------------------------------------------------------
104 */
105 mrs x0, cptr_el3
106 bic w0, w0, #TCPAC_BIT
107 bic w0, w0, #TTA_BIT
108 bic w0, w0, #TFP_BIT
109 msr cptr_el3, x0
110 .endm
111
112/* -----------------------------------------------------------------------------
113 * This is the super set of actions that need to be performed during a cold boot
Juan Castillo7d199412015-12-14 09:35:25 +0000114 * or a warm boot in EL3. This code is shared by BL1 and BL31.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100115 *
116 * This macro will always perform reset handling, architectural initialisations
117 * and stack setup. The rest of the actions are optional because they might not
118 * be needed, depending on the context in which this macro is called. This is
119 * why this macro is parameterised ; each parameter allows to enable/disable
120 * some actions.
121 *
122 * _set_endian:
123 * Whether the macro needs to configure the endianness of data accesses.
124 *
125 * _warm_boot_mailbox:
126 * Whether the macro needs to detect the type of boot (cold/warm). The
127 * detection is based on the platform entrypoint address : if it is zero
128 * then it is a cold boot, otherwise it is a warm boot. In the latter case,
129 * this macro jumps on the platform entrypoint address.
130 *
131 * _secondary_cold_boot:
132 * Whether the macro needs to identify the CPU that is calling it: primary
133 * CPU or secondary CPU. The primary CPU will be allowed to carry on with
134 * the platform initialisations, while the secondaries will be put in a
135 * platform-specific state in the meantime.
136 *
137 * If the caller knows this macro will only be called by the primary CPU
138 * then this parameter can be defined to 0 to skip this step.
139 *
140 * _init_memory:
141 * Whether the macro needs to initialise the memory.
142 *
143 * _init_c_runtime:
144 * Whether the macro needs to initialise the C runtime environment.
145 *
146 * _exception_vectors:
147 * Address of the exception vectors to program in the VBAR_EL3 register.
148 * -----------------------------------------------------------------------------
149 */
150 .macro el3_entrypoint_common \
151 _set_endian, _warm_boot_mailbox, _secondary_cold_boot, \
152 _init_memory, _init_c_runtime, _exception_vectors
153
154 .if \_set_endian
155 /* -------------------------------------------------------------
156 * Set the CPU endianness before doing anything that might
157 * involve memory reads or writes.
158 * -------------------------------------------------------------
159 */
160 mrs x0, sctlr_el3
161 bic x0, x0, #SCTLR_EE_BIT
162 msr sctlr_el3, x0
163 isb
164 .endif /* _set_endian */
165
166 .if \_warm_boot_mailbox
167 /* -------------------------------------------------------------
168 * This code will be executed for both warm and cold resets.
169 * Now is the time to distinguish between the two.
170 * Query the platform entrypoint address and if it is not zero
171 * then it means it is a warm boot so jump to this address.
172 * -------------------------------------------------------------
173 */
Soby Mathew3700a922015-07-13 11:21:11 +0100174 bl plat_get_my_entrypoint
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100175 cbz x0, do_cold_boot
176 br x0
177
178 do_cold_boot:
179 .endif /* _warm_boot_mailbox */
180
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000181 /* ---------------------------------------------------------------------
182 * It is a cold boot.
183 * Perform any processor specific actions upon reset e.g. cache, TLB
184 * invalidations etc.
185 * ---------------------------------------------------------------------
186 */
187 bl reset_handler
188
189 el3_arch_init_common \_exception_vectors
190
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100191 .if \_secondary_cold_boot
192 /* -------------------------------------------------------------
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000193 * Check if this is a primary or secondary CPU cold boot.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100194 * The primary CPU will set up the platform while the
195 * secondaries are placed in a platform-specific state until the
196 * primary CPU performs the necessary actions to bring them out
197 * of that state and allows entry into the OS.
198 * -------------------------------------------------------------
199 */
Soby Mathew3700a922015-07-13 11:21:11 +0100200 bl plat_is_my_cpu_primary
Soby Matheweb3bbf12015-06-08 12:32:50 +0100201 cbnz w0, do_primary_cold_boot
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100202
203 /* This is a cold boot on a secondary CPU */
204 bl plat_secondary_cold_boot_setup
205 /* plat_secondary_cold_boot_setup() is not supposed to return */
Antonio Nino Diaz1f21bcf2016-02-01 13:57:25 +0000206 bl el3_panic
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100207
208 do_primary_cold_boot:
209 .endif /* _secondary_cold_boot */
210
211 /* ---------------------------------------------------------------------
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000212 * Initialize memory now. Secondary CPU initialization won't get to this
213 * point.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100214 * ---------------------------------------------------------------------
215 */
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100216
217 .if \_init_memory
218 bl platform_mem_init
219 .endif /* _init_memory */
220
221 /* ---------------------------------------------------------------------
222 * Init C runtime environment:
223 * - Zero-initialise the NOBITS sections. There are 2 of them:
224 * - the .bss section;
225 * - the coherent memory section (if any).
226 * - Relocate the data section from ROM to RAM, if required.
227 * ---------------------------------------------------------------------
228 */
229 .if \_init_c_runtime
Achin Guptae9c4a642015-09-11 16:03:13 +0100230#if IMAGE_BL31
231 /* -------------------------------------------------------------
232 * Invalidate the RW memory used by the BL31 image. This
233 * includes the data and NOBITS sections. This is done to
234 * safeguard against possible corruption of this memory by
235 * dirty cache lines in a system cache as a result of use by
236 * an earlier boot loader stage.
237 * -------------------------------------------------------------
238 */
239 adr x0, __RW_START__
240 adr x1, __RW_END__
241 sub x1, x1, x0
242 bl inv_dcache_range
243#endif /* IMAGE_BL31 */
244
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100245 ldr x0, =__BSS_START__
246 ldr x1, =__BSS_SIZE__
247 bl zeromem16
248
249#if USE_COHERENT_MEM
250 ldr x0, =__COHERENT_RAM_START__
251 ldr x1, =__COHERENT_RAM_UNALIGNED_SIZE__
252 bl zeromem16
253#endif
254
Sandrine Bailleux4534c642015-06-24 15:26:39 +0100255#if IMAGE_BL1
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100256 ldr x0, =__DATA_RAM_START__
257 ldr x1, =__DATA_ROM_START__
258 ldr x2, =__DATA_SIZE__
259 bl memcpy16
260#endif
261 .endif /* _init_c_runtime */
262
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100263 /* ---------------------------------------------------------------------
264 * Use SP_EL0 for the C runtime stack.
265 * ---------------------------------------------------------------------
266 */
267 msr spsel, #0
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100268
269 /* ---------------------------------------------------------------------
270 * Allocate a stack whose memory will be marked as Normal-IS-WBWA when
271 * the MMU is enabled. There is no risk of reading stale stack memory
272 * after enabling the MMU as only the primary CPU is running at the
273 * moment.
274 * ---------------------------------------------------------------------
275 */
Soby Mathew3700a922015-07-13 11:21:11 +0100276 bl plat_set_my_stack
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100277 .endm
278
279#endif /* __EL3_COMMON_MACROS_S__ */