Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 1 | /* |
dp-arm | 66abfbe | 2017-01-31 13:01:04 +0000 | [diff] [blame] | 2 | * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved. |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <arch.h> |
| 8 | #include <arch_helpers.h> |
| 9 | #include <assert.h> |
| 10 | #include <debug.h> |
Soby Mathew | 9d754f6 | 2015-04-08 17:42:06 +0100 | [diff] [blame] | 11 | #include <platform.h> |
dp-arm | 3cac786 | 2016-09-19 11:18:44 +0100 | [diff] [blame] | 12 | #include <pmf.h> |
| 13 | #include <runtime_instr.h> |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 14 | #include <string.h> |
| 15 | #include "psci_private.h" |
| 16 | |
Soby Mathew | 6b8b302 | 2015-06-30 11:00:24 +0100 | [diff] [blame] | 17 | /****************************************************************************** |
Soby Mathew | 85dbf5a | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 18 | * Construct the psci_power_state to request power OFF at all power levels. |
| 19 | ******************************************************************************/ |
| 20 | static void psci_set_power_off_state(psci_power_state_t *state_info) |
| 21 | { |
| 22 | int lvl; |
| 23 | |
| 24 | for (lvl = PSCI_CPU_PWR_LVL; lvl <= PLAT_MAX_PWR_LVL; lvl++) |
| 25 | state_info->pwr_domain_state[lvl] = PLAT_MAX_OFF_STATE; |
| 26 | } |
| 27 | |
| 28 | /****************************************************************************** |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 29 | * Top level handler which is called when a cpu wants to power itself down. |
Soby Mathew | 3a9e8bf | 2015-05-05 16:33:16 +0100 | [diff] [blame] | 30 | * It's assumed that along with turning the cpu power domain off, power |
| 31 | * domains at higher levels will be turned off as far as possible. It finds |
| 32 | * the highest level where a domain has to be powered off by traversing the |
| 33 | * node information and then performs generic, architectural, platform setup |
| 34 | * and state management required to turn OFF that power domain and domains |
| 35 | * below it. e.g. For a cpu that's to be powered OFF, it could mean programming |
| 36 | * the power controller whereas for a cluster that's to be powered off, it will |
| 37 | * call the platform specific code which will disable coherency at the |
| 38 | * interconnect level if the cpu is the last in the cluster and also the |
| 39 | * program the power controller. |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 40 | ******************************************************************************/ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 41 | int psci_do_cpu_off(unsigned int end_pwrlvl) |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 42 | { |
Soby Mathew | d50e7d9 | 2015-10-01 16:46:06 +0100 | [diff] [blame] | 43 | int rc = PSCI_E_SUCCESS, idx = plat_my_core_pos(); |
Soby Mathew | 85dbf5a | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 44 | psci_power_state_t state_info; |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 45 | |
| 46 | /* |
| 47 | * This function must only be called on platforms where the |
| 48 | * CPU_OFF platform hooks have been implemented. |
| 49 | */ |
Soby Mathew | 3a9e8bf | 2015-05-05 16:33:16 +0100 | [diff] [blame] | 50 | assert(psci_plat_pm_ops->pwr_domain_off); |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 51 | |
| 52 | /* |
Soby Mathew | 3a9e8bf | 2015-05-05 16:33:16 +0100 | [diff] [blame] | 53 | * This function acquires the lock corresponding to each power |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 54 | * level so that by the time all locks are taken, the system topology |
| 55 | * is snapshot and state management can be done safely. |
| 56 | */ |
Soby Mathew | 9d754f6 | 2015-04-08 17:42:06 +0100 | [diff] [blame] | 57 | psci_acquire_pwr_domain_locks(end_pwrlvl, |
| 58 | idx); |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 59 | |
| 60 | /* |
| 61 | * Call the cpu off handler registered by the Secure Payload Dispatcher |
| 62 | * to let it do any bookkeeping. Assume that the SPD always reports an |
| 63 | * E_DENIED error if SP refuse to power down |
| 64 | */ |
| 65 | if (psci_spd_pm && psci_spd_pm->svc_off) { |
| 66 | rc = psci_spd_pm->svc_off(0); |
| 67 | if (rc) |
| 68 | goto exit; |
| 69 | } |
| 70 | |
Soby Mathew | 85dbf5a | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 71 | /* Construct the psci_power_state for CPU_OFF */ |
| 72 | psci_set_power_off_state(&state_info); |
| 73 | |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 74 | /* |
Soby Mathew | 85dbf5a | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 75 | * This function is passed the requested state info and |
| 76 | * it returns the negotiated state info for each power level upto |
| 77 | * the end level specified. |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 78 | */ |
Soby Mathew | 85dbf5a | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 79 | psci_do_state_coordination(end_pwrlvl, &state_info); |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 80 | |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 81 | #if ENABLE_PSCI_STAT |
| 82 | /* Update the last cpu for each level till end_pwrlvl */ |
| 83 | psci_stats_update_pwr_down(end_pwrlvl, &state_info); |
| 84 | #endif |
| 85 | |
dp-arm | 2d92de6 | 2016-11-15 13:25:30 +0000 | [diff] [blame] | 86 | #if ENABLE_RUNTIME_INSTRUMENTATION |
| 87 | |
| 88 | /* |
| 89 | * Flush cache line so that even if CPU power down happens |
| 90 | * the timestamp update is reflected in memory. |
| 91 | */ |
| 92 | PMF_CAPTURE_TIMESTAMP(rt_instr_svc, |
| 93 | RT_INSTR_ENTER_CFLUSH, |
| 94 | PMF_CACHE_MAINT); |
| 95 | #endif |
| 96 | |
Soby Mathew | 6b8b302 | 2015-06-30 11:00:24 +0100 | [diff] [blame] | 97 | /* |
Jeenu Viswambharan | 346bfd8 | 2017-01-05 11:01:02 +0000 | [diff] [blame] | 98 | * Arch. management. Initiate power down sequence. |
Soby Mathew | 6b8b302 | 2015-06-30 11:00:24 +0100 | [diff] [blame] | 99 | */ |
Jeenu Viswambharan | 346bfd8 | 2017-01-05 11:01:02 +0000 | [diff] [blame] | 100 | psci_do_pwrdown_sequence(psci_find_max_off_lvl(&state_info)); |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 101 | |
dp-arm | 2d92de6 | 2016-11-15 13:25:30 +0000 | [diff] [blame] | 102 | #if ENABLE_RUNTIME_INSTRUMENTATION |
| 103 | PMF_CAPTURE_TIMESTAMP(rt_instr_svc, |
| 104 | RT_INSTR_EXIT_CFLUSH, |
| 105 | PMF_NO_CACHE_MAINT); |
| 106 | #endif |
| 107 | |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 108 | /* |
Soby Mathew | 6b8b302 | 2015-06-30 11:00:24 +0100 | [diff] [blame] | 109 | * Plat. management: Perform platform specific actions to turn this |
| 110 | * cpu off e.g. exit cpu coherency, program the power controller etc. |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 111 | */ |
Soby Mathew | 85dbf5a | 2015-04-07 12:16:56 +0100 | [diff] [blame] | 112 | psci_plat_pm_ops->pwr_domain_off(&state_info); |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 113 | |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 114 | #if ENABLE_PSCI_STAT |
dp-arm | 66abfbe | 2017-01-31 13:01:04 +0000 | [diff] [blame] | 115 | plat_psci_stat_accounting_start(&state_info); |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 116 | #endif |
| 117 | |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 118 | exit: |
| 119 | /* |
Soby Mathew | 3a9e8bf | 2015-05-05 16:33:16 +0100 | [diff] [blame] | 120 | * Release the locks corresponding to each power level in the |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 121 | * reverse order to which they were acquired. |
| 122 | */ |
Soby Mathew | 9d754f6 | 2015-04-08 17:42:06 +0100 | [diff] [blame] | 123 | psci_release_pwr_domain_locks(end_pwrlvl, |
| 124 | idx); |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 125 | |
| 126 | /* |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 127 | * Check if all actions needed to safely power down this cpu have |
Soby Mathew | d50e7d9 | 2015-10-01 16:46:06 +0100 | [diff] [blame] | 128 | * successfully completed. |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 129 | */ |
Soby Mathew | d50e7d9 | 2015-10-01 16:46:06 +0100 | [diff] [blame] | 130 | if (rc == PSCI_E_SUCCESS) { |
| 131 | /* |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 132 | * Set the affinity info state to OFF. When caches are disabled, |
| 133 | * this writes directly to main memory, so cache maintenance is |
Soby Mathew | d50e7d9 | 2015-10-01 16:46:06 +0100 | [diff] [blame] | 134 | * required to ensure that later cached reads of aff_info_state |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 135 | * return AFF_STATE_OFF. A dsbish() ensures ordering of the |
Soby Mathew | ca37050 | 2016-01-26 11:47:53 +0000 | [diff] [blame] | 136 | * update to the affinity info state prior to cache line |
| 137 | * invalidation. |
Soby Mathew | d50e7d9 | 2015-10-01 16:46:06 +0100 | [diff] [blame] | 138 | */ |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 139 | psci_flush_cpu_data(psci_svc_cpu_data.aff_info_state); |
Soby Mathew | d50e7d9 | 2015-10-01 16:46:06 +0100 | [diff] [blame] | 140 | psci_set_aff_info_state(AFF_STATE_OFF); |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 141 | psci_dsbish(); |
| 142 | psci_inv_cpu_data(psci_svc_cpu_data.aff_info_state); |
Soby Mathew | d50e7d9 | 2015-10-01 16:46:06 +0100 | [diff] [blame] | 143 | |
dp-arm | 3cac786 | 2016-09-19 11:18:44 +0100 | [diff] [blame] | 144 | #if ENABLE_RUNTIME_INSTRUMENTATION |
| 145 | |
| 146 | /* |
| 147 | * Update the timestamp with cache off. We assume this |
| 148 | * timestamp can only be read from the current CPU and the |
| 149 | * timestamp cache line will be flushed before return to |
| 150 | * normal world on wakeup. |
| 151 | */ |
| 152 | PMF_CAPTURE_TIMESTAMP(rt_instr_svc, |
| 153 | RT_INSTR_ENTER_HW_LOW_PWR, |
| 154 | PMF_NO_CACHE_MAINT); |
| 155 | #endif |
| 156 | |
Soby Mathew | 6a81641 | 2016-04-27 14:46:28 +0100 | [diff] [blame] | 157 | if (psci_plat_pm_ops->pwr_domain_pwr_down_wfi) { |
| 158 | /* This function must not return */ |
| 159 | psci_plat_pm_ops->pwr_domain_pwr_down_wfi(&state_info); |
| 160 | } else { |
| 161 | /* |
| 162 | * Enter a wfi loop which will allow the power |
| 163 | * controller to physically power down this cpu. |
| 164 | */ |
| 165 | psci_power_down_wfi(); |
| 166 | } |
Soby Mathew | d50e7d9 | 2015-10-01 16:46:06 +0100 | [diff] [blame] | 167 | } |
Soby Mathew | 991d42c | 2015-06-29 16:30:12 +0100 | [diff] [blame] | 168 | |
| 169 | return rc; |
| 170 | } |