blob: b276f7b109723cbd980bd9fc61b4cd9ab2a21701 [file] [log] [blame]
Sandrine Bailleux798140d2014-07-17 16:06:39 +01001/*
Tamas Banb87db072023-05-08 13:48:51 +02002 * Copyright (c) 2014-2024, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleux798140d2014-07-17 16:06:39 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Sandrine Bailleux798140d2014-07-17 16:06:39 +01005 */
6
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +00007#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
Sandrine Bailleux798140d2014-07-17 16:06:39 +01009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <drivers/arm/tzc400.h>
11#if TRUSTED_BOARD_BOOT
Manish V Badarkhef746ef72022-02-21 09:43:49 +000012#include MBEDTLS_CONFIG_FILE
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#endif
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000014#include <plat/arm/board/common/board_css_def.h>
15#include <plat/arm/board/common/v2m_def.h>
16#include <plat/arm/common/arm_def.h>
17#include <plat/arm/css/common/css_def.h>
18#include <plat/arm/soc/common/soc_css_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <plat/common/common_def.h>
20
Sandrine Bailleux1fe43362014-07-17 09:56:29 +010021#include "../juno_def.h"
Rajasekaran Kalidossf8a18b82022-11-16 17:16:44 +010022#ifdef JUNO_ETHOSN_TZMP1
23#include "../juno_ethosn_tzmp1_def.h"
24#endif
Sandrine Bailleux798140d2014-07-17 16:06:39 +010025
Soby Mathew47e43f22016-02-01 14:04:34 +000026/* Required platform porting definitions */
Soby Mathewa869de12015-05-08 10:18:59 +010027/* Juno supports system power domain */
28#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
29#define PLAT_NUM_PWR_DOMAINS (ARM_SYSTEM_COUNT + \
Soby Mathew47e43f22016-02-01 14:04:34 +000030 JUNO_CLUSTER_COUNT + \
Soby Mathewa869de12015-05-08 10:18:59 +010031 PLATFORM_CORE_COUNT)
Soby Mathew47e43f22016-02-01 14:04:34 +000032#define PLATFORM_CORE_COUNT (JUNO_CLUSTER0_CORE_COUNT + \
33 JUNO_CLUSTER1_CORE_COUNT)
34
Juan Castillo6ba59eb2014-11-07 09:44:58 +000035/*
Soby Mathewa869de12015-05-08 10:18:59 +010036 * Other platform porting definitions are provided by included headers
Juan Castillo6ba59eb2014-11-07 09:44:58 +000037 */
Sandrine Bailleux798140d2014-07-17 16:06:39 +010038
Juan Castillo6ba59eb2014-11-07 09:44:58 +000039/*
Dan Handley7bef8002015-03-19 19:22:44 +000040 * Required ARM standard platform porting definitions
Juan Castillo6ba59eb2014-11-07 09:44:58 +000041 */
Soby Mathew47e43f22016-02-01 14:04:34 +000042#define PLAT_ARM_CLUSTER_COUNT JUNO_CLUSTER_COUNT
Sandrine Bailleux798140d2014-07-17 16:06:39 +010043
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000044#define PLAT_ARM_TRUSTED_SRAM_SIZE UL(0x00040000) /* 256 KB */
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +010045
Dan Handley7bef8002015-03-19 19:22:44 +000046/* Use the bypass address */
Sathees Balya6f07a602018-11-02 14:56:06 +000047#define PLAT_ARM_TRUSTED_ROM_BASE (V2M_FLASH0_BASE + \
48 BL1_ROM_BYPASS_OFFSET)
Sandrine Bailleux798140d2014-07-17 16:06:39 +010049
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000050#define NSRAM_BASE UL(0x2e000000)
51#define NSRAM_SIZE UL(0x00008000) /* 32KB */
Chris Kay42fbdfc2018-05-10 14:27:45 +010052
Suyash Pathak00b99832020-02-12 10:36:20 +053053#define PLAT_ARM_DRAM2_BASE ULL(0x880000000)
54#define PLAT_ARM_DRAM2_SIZE ULL(0x180000000)
55
Zelalem Awekecb6b5622021-07-26 21:28:42 -050056/* Range of kernel DTB load address */
57#define JUNO_DTB_DRAM_MAP_START ULL(0x82000000)
58#define JUNO_DTB_DRAM_MAP_SIZE ULL(0x00008000) /* 32KB */
Mikael Olsson0232da22021-02-12 17:30:16 +010059
60#define ARM_DTB_DRAM_NS MAP_REGION_FLAT( \
Zelalem Awekecb6b5622021-07-26 21:28:42 -050061 JUNO_DTB_DRAM_MAP_START, \
62 JUNO_DTB_DRAM_MAP_SIZE, \
Mikael Olsson0232da22021-02-12 17:30:16 +010063 MT_MEMORY | MT_RO | MT_NS)
64
Rob Hughes9a2177a2023-01-17 16:10:26 +000065#ifdef JUNO_ETHOSN_TZMP1
Mikael Olssona7df0d62023-01-13 09:56:41 +010066#define JUNO_ETHOSN_PROT_FW_RO MAP_REGION_FLAT( \
67 JUNO_ETHOSN_FW_TZC_PROT_DRAM2_BASE, \
68 JUNO_ETHOSN_FW_TZC_PROT_DRAM2_SIZE, \
69 MT_RO_DATA | MT_SECURE)
70
Rob Hughes9a2177a2023-01-17 16:10:26 +000071#define JUNO_ETHOSN_PROT_FW_RW MAP_REGION_FLAT( \
72 JUNO_ETHOSN_FW_TZC_PROT_DRAM2_BASE, \
73 JUNO_ETHOSN_FW_TZC_PROT_DRAM2_SIZE, \
74 MT_MEMORY | MT_RW | MT_SECURE)
75#endif
76
Roberto Vargas550eb082018-01-05 16:00:05 +000077/* virtual address used by dynamic mem_protect for chunk_base */
Sathees Balya30952cc2018-09-27 14:41:02 +010078#define PLAT_ARM_MEM_PROTEC_VA_FRAME UL(0xc0000000)
Roberto Vargas550eb082018-01-05 16:00:05 +000079
Juan Castillo6ba59eb2014-11-07 09:44:58 +000080/*
Sathees Balya6f07a602018-11-02 14:56:06 +000081 * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
82 */
83
84#if USE_ROMLIB
85#define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0x1000)
86#define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0xe000)
Louis Mayencourt438aa722019-10-11 14:31:13 +010087#define JUNO_BL2_ROMLIB_OPTIMIZATION UL(0x8000)
Sathees Balya6f07a602018-11-02 14:56:06 +000088#else
89#define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0)
90#define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0)
Louis Mayencourt438aa722019-10-11 14:31:13 +010091#define JUNO_BL2_ROMLIB_OPTIMIZATION UL(0)
Sathees Balya6f07a602018-11-02 14:56:06 +000092#endif
93
94/*
Dan Handley7bef8002015-03-19 19:22:44 +000095 * Actual ROM size on Juno is 64 KB, but TBB currently requires at least 80 KB
96 * in debug mode. We can test TBB on Juno bypassing the ROM and using 128 KB of
97 * flash
Juan Castillo6ba59eb2014-11-07 09:44:58 +000098 */
Roberto Vargase3adc372018-05-23 09:27:06 +010099
Dan Handley7bef8002015-03-19 19:22:44 +0000100#if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000101#define PLAT_ARM_TRUSTED_ROM_SIZE UL(0x00020000)
Juan Castillo921b8772014-09-05 17:29:38 +0100102#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000103#define PLAT_ARM_TRUSTED_ROM_SIZE UL(0x00010000)
Dan Handley7bef8002015-03-19 19:22:44 +0000104#endif /* TRUSTED_BOARD_BOOT */
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100105
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000106/*
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000107 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
108 * plat_arm_mmap array defined for each BL stage.
109 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900110#ifdef IMAGE_BL1
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000111# define PLAT_ARM_MMAP_ENTRIES 7
112# define MAX_XLAT_TABLES 4
113#endif
114
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900115#ifdef IMAGE_BL2
Summer Qin9db8f2e2017-04-24 16:49:28 +0100116#ifdef SPD_opteed
Rob Hughes9a2177a2023-01-17 16:10:26 +0000117# define PLAT_ARM_MMAP_ENTRIES 13
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100118# define MAX_XLAT_TABLES 5
Summer Qin9db8f2e2017-04-24 16:49:28 +0100119#else
Rob Hughes9a2177a2023-01-17 16:10:26 +0000120# define PLAT_ARM_MMAP_ENTRIES 11
121# define MAX_XLAT_TABLES 5
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000122#endif
Summer Qin9db8f2e2017-04-24 16:49:28 +0100123#endif
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000124
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900125#ifdef IMAGE_BL2U
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100126# define PLAT_ARM_MMAP_ENTRIES 5
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000127# define MAX_XLAT_TABLES 3
128#endif
129
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900130#ifdef IMAGE_BL31
Mikael Olssona7df0d62023-01-13 09:56:41 +0100131# define PLAT_ARM_MMAP_ENTRIES 8
132# define MAX_XLAT_TABLES 6
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000133#endif
134
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900135#ifdef IMAGE_BL32
Roberto Vargas550eb082018-01-05 16:00:05 +0000136# define PLAT_ARM_MMAP_ENTRIES 6
Yatharth Kochar2694cba2016-11-14 12:00:41 +0000137# define MAX_XLAT_TABLES 4
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000138#endif
139
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100140/*
141 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
142 * plus a little space for growth.
143 */
144#if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000145# define PLAT_ARM_MAX_BL1_RW_SIZE UL(0xB000)
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100146#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000147# define PLAT_ARM_MAX_BL1_RW_SIZE UL(0x6000)
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100148#endif
149
150/*
151 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
152 * little space for growth.
153 */
154#if TRUSTED_BOARD_BOOT
Qixiang Xude431b12017-10-13 09:23:42 +0800155#if TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_RSA_AND_ECDSA
Louis Mayencourt438aa722019-10-11 14:31:13 +0100156# define PLAT_ARM_MAX_BL2_SIZE (UL(0x1F000) - JUNO_BL2_ROMLIB_OPTIMIZATION)
Amit Daniel Kachhap4a8c7f92018-03-23 11:56:23 +0530157#elif TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_ECDSA
Louis Mayencourt438aa722019-10-11 14:31:13 +0100158# define PLAT_ARM_MAX_BL2_SIZE (UL(0x1D000) - JUNO_BL2_ROMLIB_OPTIMIZATION)
Qixiang Xude431b12017-10-13 09:23:42 +0800159#else
Louis Mayencourt438aa722019-10-11 14:31:13 +0100160# define PLAT_ARM_MAX_BL2_SIZE (UL(0x1D000) - JUNO_BL2_ROMLIB_OPTIMIZATION)
Qixiang Xude431b12017-10-13 09:23:42 +0800161#endif
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100162#else
Manish V Badarkhefbf1fd22020-06-09 11:31:17 +0100163# define PLAT_ARM_MAX_BL2_SIZE (UL(0x13000) - JUNO_BL2_ROMLIB_OPTIMIZATION)
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100164#endif
165
166/*
Soby Mathewaf14b462018-06-01 16:53:38 +0100167 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
168 * calculated using the current BL31 PROGBITS debug size plus the sizes of
169 * BL2 and BL1-RW. SCP_BL2 image is loaded into the space BL31 -> BL2_BASE.
170 * Hence the BL31 PROGBITS size should be >= PLAT_CSS_MAX_SCP_BL2_SIZE.
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100171 */
Manish V Badarkhefbf1fd22020-06-09 11:31:17 +0100172#define PLAT_ARM_MAX_BL31_SIZE UL(0x3D000)
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100173
Soby Mathewbf169232017-11-14 14:10:10 +0000174#if JUNO_AARCH32_EL3_RUNTIME
175/*
Soby Mathewaf14b462018-06-01 16:53:38 +0100176 * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is
177 * calculated using the current BL32 PROGBITS debug size plus the sizes of
178 * BL2 and BL1-RW. SCP_BL2 image is loaded into the space BL32 -> BL2_BASE.
179 * Hence the BL32 PROGBITS size should be >= PLAT_CSS_MAX_SCP_BL2_SIZE.
Soby Mathewbf169232017-11-14 14:10:10 +0000180 */
Manish V Badarkhefbf1fd22020-06-09 11:31:17 +0100181#define PLAT_ARM_MAX_BL32_SIZE UL(0x3D000)
Soby Mathewbf169232017-11-14 14:10:10 +0000182#endif
183
Soby Mathew39f9c162017-08-22 14:06:19 +0100184/*
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100185 * Size of cacheable stacks
186 */
187#if defined(IMAGE_BL1)
188# if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000189# define PLATFORM_STACK_SIZE UL(0x1000)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100190# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000191# define PLATFORM_STACK_SIZE UL(0x440)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100192# endif
193#elif defined(IMAGE_BL2)
194# if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000195# define PLATFORM_STACK_SIZE UL(0x1000)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100196# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000197# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100198# endif
199#elif defined(IMAGE_BL2U)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000200# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100201#elif defined(IMAGE_BL31)
202# if PLAT_XLAT_TABLES_DYNAMIC
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000203# define PLATFORM_STACK_SIZE UL(0x800)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100204# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000205# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100206# endif
207#elif defined(IMAGE_BL32)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000208# define PLATFORM_STACK_SIZE UL(0x440)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100209#endif
210
Dan Handley7bef8002015-03-19 19:22:44 +0000211/* CCI related constants */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000212#define PLAT_ARM_CCI_BASE UL(0x2c090000)
Dan Handley7bef8002015-03-19 19:22:44 +0000213#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 4
214#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 3
Juan Castillo921b8772014-09-05 17:29:38 +0100215
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000216/* System timer related constants */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000217#define PLAT_ARM_NSTIMER_FRAME_ID U(1)
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000218
Dan Handley7bef8002015-03-19 19:22:44 +0000219/* TZC related constants */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000220#define PLAT_ARM_TZC_BASE UL(0x2a4a0000)
Dan Handley7bef8002015-03-19 19:22:44 +0000221#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
222 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CCI400) | \
223 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_PCIE) | \
224 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD0) | \
225 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD1) | \
226 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_USB) | \
227 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_DMA330) | \
228 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_THINLINKS) | \
229 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_AP) | \
230 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_GPU) | \
231 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CORESIGHT))
Juan Castillo921b8772014-09-05 17:29:38 +0100232
Suyash Pathak81a5d032020-02-06 11:51:54 +0530233/* TZC related constants */
234#define PLAT_ARM_TZC_FILTERS TZC_400_REGION_ATTR_FILTER_BIT_ALL
235
Dan Handley7bef8002015-03-19 19:22:44 +0000236/*
237 * Required ARM CSS based platform porting definitions
238 */
Juan Castillo921b8772014-09-05 17:29:38 +0100239
Dan Handley7bef8002015-03-19 19:22:44 +0000240/* GIC related constants (no GICR in GIC-400) */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000241#define PLAT_ARM_GICD_BASE UL(0x2c010000)
242#define PLAT_ARM_GICC_BASE UL(0x2c02f000)
243#define PLAT_ARM_GICH_BASE UL(0x2c04f000)
244#define PLAT_ARM_GICV_BASE UL(0x2c06f000)
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100245
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000246/* MHU related constants */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000247#define PLAT_CSS_MHU_BASE UL(0x2b1f0000)
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000248
Tamas Banb87db072023-05-08 13:48:51 +0200249#if CSS_USE_SCMI_SDS_DRIVER
250/* Index of SDS region used in the communication between AP and SCP */
251#define SDS_SCP_AP_REGION_ID U(0)
252#else
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000253/*
Vikram Kanigiri72084192016-02-08 16:29:30 +0000254 * Base address of the first memory region used for communication between AP
255 * and SCP. Used by the BOM and SCPI protocols.
Tamas Banb87db072023-05-08 13:48:51 +0200256 *
Vikram Kanigiri72084192016-02-08 16:29:30 +0000257 * Note that this is located at the same address as SCP_BOOT_CFG_ADDR, which
258 * means the SCP/AP configuration data gets overwritten when the AP initiates
259 * communication with the SCP. The configuration data is expected to be a
260 * 32-bit word on all CSS platforms. On Juno, part of this configuration is
261 * which CPU is the primary, according to the shift and mask definitions below.
262 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000263#define PLAT_CSS_SCP_COM_SHARED_MEM_BASE (ARM_TRUSTED_SRAM_BASE + UL(0x80))
Vikram Kanigiri72084192016-02-08 16:29:30 +0000264#define PLAT_CSS_PRIMARY_CPU_SHIFT 8
265#define PLAT_CSS_PRIMARY_CPU_BIT_WIDTH 4
Tamas Banb87db072023-05-08 13:48:51 +0200266#endif /* CSS_USE_SCMI_SDS_DRIVER */
Vikram Kanigiri72084192016-02-08 16:29:30 +0000267
268/*
Chris Kayf8fa4652020-03-12 13:50:26 +0000269 * SCP_BL2 uses up whatever remaining space is available as it is loaded before
270 * anything else in this memory region and is handed over to the SCP before
271 * BL31 is loaded over the top.
Yatharth Kochar8c0177f2016-11-11 13:57:50 +0000272 */
Chris Kay8ab69c82020-04-17 10:36:34 +0100273#define PLAT_CSS_MAX_SCP_BL2_SIZE \
Manish V Badarkhe1da211a2020-05-31 10:17:59 +0100274 ((SCP_BL2_LIMIT - ARM_FW_CONFIG_LIMIT) & ~PAGE_SIZE_MASK)
Chris Kay8ab69c82020-04-17 10:36:34 +0100275
Chris Kayf8fa4652020-03-12 13:50:26 +0000276#define PLAT_CSS_MAX_SCP_BL2U_SIZE PLAT_CSS_MAX_SCP_BL2_SIZE
Yatharth Kochar8c0177f2016-11-11 13:57:50 +0000277
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100278#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
279 CSS_G1S_IRQ_PROPS(grp), \
280 ARM_G1S_IRQ_PROPS(grp), \
281 INTR_PROP_DESC(JUNO_IRQ_DMA_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100282 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100283 INTR_PROP_DESC(JUNO_IRQ_HDLCD0_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100284 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100285 INTR_PROP_DESC(JUNO_IRQ_HDLCD1_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100286 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100287 INTR_PROP_DESC(JUNO_IRQ_USB_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100288 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100289 INTR_PROP_DESC(JUNO_IRQ_THIN_LINKS_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100290 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100291 INTR_PROP_DESC(JUNO_IRQ_SEC_I2C, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100292 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100293 INTR_PROP_DESC(JUNO_IRQ_GPU_SMMU_1, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100294 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100295 INTR_PROP_DESC(JUNO_IRQ_ETR_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100296 (grp), GIC_INTR_CFG_LEVEL)
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100297
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100298#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000299
Dan Handley7bef8002015-03-19 19:22:44 +0000300/*
301 * Required ARM CSS SoC based platform porting definitions
302 */
303
304/* CSS SoC NIC-400 Global Programmers View (GPV) */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000305#define PLAT_SOC_CSS_NIC400_BASE UL(0x2a000000)
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100306
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000307#define PLAT_ARM_PRIVATE_SDEI_EVENTS ARM_SDEI_PRIVATE_EVENTS
308#define PLAT_ARM_SHARED_SDEI_EVENTS ARM_SDEI_SHARED_EVENTS
309
Chandni Cherukuri0fdcbc02018-10-16 15:19:54 +0530310/* System power domain level */
311#define CSS_SYSTEM_PWR_DMN_LVL ARM_PWR_LVL2
312
Manoj Kumar69bebd82019-06-21 17:07:13 +0100313/*
314 * Physical and virtual address space limits for MMU in AARCH64 & AARCH32 modes
315 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700316#ifdef __aarch64__
Manoj Kumar69bebd82019-06-21 17:07:13 +0100317#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 36)
318#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 36)
319#else
320#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
321#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
322#endif
323
Aditya Angadi7f8837b2019-12-31 14:23:53 +0530324/* Number of SCMI channels on the platform */
325#define PLAT_ARM_SCMI_CHANNEL_COUNT U(1)
326
Rob Hughes9a2177a2023-01-17 16:10:26 +0000327/* Protected NSAIDs and memory regions for the Arm(R) Ethos(TM)-N NPU driver */
Rajasekaran Kalidossf8a18b82022-11-16 17:16:44 +0100328#ifdef JUNO_ETHOSN_TZMP1
Rajasekaran Kalidoss85999a82023-05-08 14:55:13 +0200329#define ETHOSN_NPU_PROT_FW_NSAID JUNO_ETHOSN_TZC400_NSAID_FW_PROT
330#define ETHOSN_NPU_PROT_RW_DATA_NSAID JUNO_ETHOSN_TZC400_NSAID_DATA_RW_PROT
331#define ETHOSN_NPU_PROT_RO_DATA_NSAID JUNO_ETHOSN_TZC400_NSAID_DATA_RO_PROT
Mikael Olsson80b61f52023-03-14 18:29:06 +0100332
Rajasekaran Kalidoss85999a82023-05-08 14:55:13 +0200333#define ETHOSN_NPU_NS_RW_DATA_NSAID JUNO_ETHOSN_TZC400_NSAID_DATA_RW_NS
334#define ETHOSN_NPU_NS_RO_DATA_NSAID JUNO_ETHOSN_TZC400_NSAID_DATA_RO_NS
Mikael Olsson80b61f52023-03-14 18:29:06 +0100335
Rajasekaran Kalidoss85999a82023-05-08 14:55:13 +0200336#define ETHOSN_NPU_FW_IMAGE_BASE JUNO_ETHOSN_FW_TZC_PROT_DRAM2_BASE
337#define ETHOSN_NPU_FW_IMAGE_LIMIT \
Rob Hughes9a2177a2023-01-17 16:10:26 +0000338 (JUNO_ETHOSN_FW_TZC_PROT_DRAM2_BASE + JUNO_ETHOSN_FW_TZC_PROT_DRAM2_SIZE)
Rajasekaran Kalidossf8a18b82022-11-16 17:16:44 +0100339#endif
340
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000341#endif /* PLATFORM_DEF_H */