blob: 32fd9ee68c95a33bac88cd5d222fb774131dddf3 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Roberto Vargas2ca18d92018-02-12 12:36:17 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6#include <arch.h>
7#include <arch_helpers.h>
Antonio Nino Diazf09d0032017-04-11 14:04:56 +01008#include <arm_xlat_tables.h>
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +01009#include <assert.h>
Yatharth Kochar3c0087a2016-04-14 14:49:37 +010010#include <debug.h>
Dan Handley9df48042015-03-19 18:58:55 +000011#include <mmio.h>
12#include <plat_arm.h>
Soby Mathew61e8d0b2015-10-12 17:32:29 +010013#include <platform_def.h>
Roberto Vargas2ca18d92018-02-12 12:36:17 +000014#include <platform.h>
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000015#include <secure_partition.h>
Dan Handley9df48042015-03-19 18:58:55 +000016
Vikram Kanigiri07035432015-11-12 18:52:34 +000017extern const mmap_region_t plat_arm_mmap[];
Dan Handley9df48042015-03-19 18:58:55 +000018
Dan Handley9df48042015-03-19 18:58:55 +000019/* Weak definitions may be overridden in specific ARM standard platform */
20#pragma weak plat_get_ns_image_entrypoint
Vikram Kanigiri07035432015-11-12 18:52:34 +000021#pragma weak plat_arm_get_mmap
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +010022
23/* Conditionally provide a weak definition of plat_get_syscnt_freq2 to avoid
24 * conflicts with the definition in plat/common. */
25#if ERROR_DEPRECATED
26#pragma weak plat_get_syscnt_freq2
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +010027#endif
Dan Handley9df48042015-03-19 18:58:55 +000028
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010029/*
30 * Set up the page tables for the generic and platform-specific memory regions.
31 * The extents of the generic memory regions are specified by the function
32 * arguments and consist of:
33 * - Trusted SRAM seen by the BL image;
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +010034 * - Code section;
35 * - Read-only data section;
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010036 * - Coherent memory region, if applicable.
37 */
Soby Mathewa0fedc42016-06-16 14:52:04 +010038void arm_setup_page_tables(uintptr_t total_base,
39 size_t total_size,
40 uintptr_t code_start,
41 uintptr_t code_limit,
42 uintptr_t rodata_start,
43 uintptr_t rodata_limit
Dan Handley9df48042015-03-19 18:58:55 +000044#if USE_COHERENT_MEM
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010045 ,
Soby Mathewa0fedc42016-06-16 14:52:04 +010046 uintptr_t coh_start,
47 uintptr_t coh_limit
Dan Handley9df48042015-03-19 18:58:55 +000048#endif
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010049 )
50{
51 /*
52 * Map the Trusted SRAM with appropriate memory attributes.
53 * Subsequent mappings will adjust the attributes for specific regions.
54 */
Sandrine Bailleux12997c52016-06-20 13:57:10 +010055 VERBOSE("Trusted SRAM seen by this BL image: %p - %p\n",
56 (void *) total_base, (void *) (total_base + total_size));
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010057 mmap_add_region(total_base, total_base,
58 total_size,
59 MT_MEMORY | MT_RW | MT_SECURE);
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +010060
61 /* Re-map the code section */
Sandrine Bailleux12997c52016-06-20 13:57:10 +010062 VERBOSE("Code region: %p - %p\n",
63 (void *) code_start, (void *) code_limit);
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +010064 mmap_add_region(code_start, code_start,
65 code_limit - code_start,
66 MT_CODE | MT_SECURE);
67
68 /* Re-map the read-only data section */
Sandrine Bailleux12997c52016-06-20 13:57:10 +010069 VERBOSE("Read-only data region: %p - %p\n",
70 (void *) rodata_start, (void *) rodata_limit);
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +010071 mmap_add_region(rodata_start, rodata_start,
72 rodata_limit - rodata_start,
73 MT_RO_DATA | MT_SECURE);
74
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010075#if USE_COHERENT_MEM
76 /* Re-map the coherent memory region */
Sandrine Bailleux12997c52016-06-20 13:57:10 +010077 VERBOSE("Coherent region: %p - %p\n",
78 (void *) coh_start, (void *) coh_limit);
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010079 mmap_add_region(coh_start, coh_start,
80 coh_limit - coh_start,
81 MT_DEVICE | MT_RW | MT_SECURE);
82#endif
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +010083
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010084 /* Now (re-)map the platform-specific memory regions */
85 mmap_add(plat_arm_get_mmap());
Dan Handley9df48042015-03-19 18:58:55 +000086
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010087 /* Create the page tables to reflect the above mappings */
88 init_xlat_tables();
89}
Dan Handley9df48042015-03-19 18:58:55 +000090
Soby Mathew21f93612016-03-23 10:11:10 +000091uintptr_t plat_get_ns_image_entrypoint(void)
Dan Handley9df48042015-03-19 18:58:55 +000092{
Soby Mathew4876ae32016-05-09 17:20:10 +010093#ifdef PRELOADED_BL33_BASE
94 return PRELOADED_BL33_BASE;
95#else
Dan Handley9df48042015-03-19 18:58:55 +000096 return PLAT_ARM_NS_IMAGE_OFFSET;
Soby Mathew4876ae32016-05-09 17:20:10 +010097#endif
Dan Handley9df48042015-03-19 18:58:55 +000098}
99
100/*******************************************************************************
101 * Gets SPSR for BL32 entry
102 ******************************************************************************/
103uint32_t arm_get_spsr_for_bl32_entry(void)
104{
105 /*
106 * The Secure Payload Dispatcher service is responsible for
Juan Castillo7d199412015-12-14 09:35:25 +0000107 * setting the SPSR prior to entry into the BL32 image.
Dan Handley9df48042015-03-19 18:58:55 +0000108 */
109 return 0;
110}
111
112/*******************************************************************************
113 * Gets SPSR for BL33 entry
114 ******************************************************************************/
Soby Mathew0d268dc2016-07-11 14:13:56 +0100115#ifndef AARCH32
Dan Handley9df48042015-03-19 18:58:55 +0000116uint32_t arm_get_spsr_for_bl33_entry(void)
117{
Dan Handley9df48042015-03-19 18:58:55 +0000118 unsigned int mode;
119 uint32_t spsr;
120
121 /* Figure out what mode we enter the non-secure world in */
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000122 mode = EL_IMPLEMENTED(2) ? MODE_EL2 : MODE_EL1;
Dan Handley9df48042015-03-19 18:58:55 +0000123
124 /*
125 * TODO: Consider the possibility of specifying the SPSR in
126 * the FIP ToC and allowing the platform to have a say as
127 * well.
128 */
129 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
130 return spsr;
131}
Soby Mathew0d268dc2016-07-11 14:13:56 +0100132#else
133/*******************************************************************************
134 * Gets SPSR for BL33 entry
135 ******************************************************************************/
136uint32_t arm_get_spsr_for_bl33_entry(void)
137{
138 unsigned int hyp_status, mode, spsr;
139
140 hyp_status = GET_VIRT_EXT(read_id_pfr1());
141
142 mode = (hyp_status) ? MODE32_hyp : MODE32_svc;
143
144 /*
145 * TODO: Consider the possibility of specifying the SPSR in
146 * the FIP ToC and allowing the platform to have a say as
147 * well.
148 */
149 spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1,
150 SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
151 return spsr;
152}
153#endif /* AARCH32 */
Dan Handley9df48042015-03-19 18:58:55 +0000154
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100155/*******************************************************************************
156 * Configures access to the system counter timer module.
157 ******************************************************************************/
Soren Brinkmann3d80b712016-03-06 20:23:39 -0800158#ifdef ARM_SYS_TIMCTL_BASE
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100159void arm_configure_sys_timer(void)
160{
161 unsigned int reg_val;
162
Soby Mathew2d9f7952018-06-11 16:21:30 +0100163 /* Read the frequency of the system counter */
164 unsigned int freq_val = plat_get_syscnt_freq2();
165
Juan Castilloaadf19a2015-11-06 16:02:32 +0000166#if ARM_CONFIG_CNTACR
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100167 reg_val = (1 << CNTACR_RPCT_SHIFT) | (1 << CNTACR_RVCT_SHIFT);
168 reg_val |= (1 << CNTACR_RFRQ_SHIFT) | (1 << CNTACR_RVOFF_SHIFT);
169 reg_val |= (1 << CNTACR_RWVT_SHIFT) | (1 << CNTACR_RWPT_SHIFT);
170 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTACR_BASE(PLAT_ARM_NSTIMER_FRAME_ID), reg_val);
Juan Castilloaadf19a2015-11-06 16:02:32 +0000171#endif /* ARM_CONFIG_CNTACR */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100172
173 reg_val = (1 << CNTNSAR_NS_SHIFT(PLAT_ARM_NSTIMER_FRAME_ID));
174 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTNSAR, reg_val);
Soby Mathew2d9f7952018-06-11 16:21:30 +0100175
176 /*
177 * Initialize CNTFRQ register in CNTCTLBase frame. The CNTFRQ
178 * system register initialized during psci_arch_setup() is different
179 * from this and has to be updated independently.
180 */
181 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTCTLBASE_CNTFRQ, freq_val);
182
183#ifdef PLAT_juno
184 /*
185 * Initialize CNTFRQ register in Non-secure CNTBase frame.
186 * This is only required for Juno, because it doesn't follow ARM ARM
187 * in that the value updated in CNTFRQ is not reflected in CNTBASE_CNTFRQ.
188 * Hence update the value manually.
189 */
190 mmio_write_32(ARM_SYS_CNT_BASE_NS + CNTBASE_CNTFRQ, freq_val);
191#endif
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100192}
Soren Brinkmann3d80b712016-03-06 20:23:39 -0800193#endif /* ARM_SYS_TIMCTL_BASE */
Vikram Kanigiri07035432015-11-12 18:52:34 +0000194
195/*******************************************************************************
196 * Returns ARM platform specific memory map regions.
197 ******************************************************************************/
198const mmap_region_t *plat_arm_get_mmap(void)
199{
200 return plat_arm_mmap;
201}
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100202
Yatharth Kochar0b49fb72016-04-26 10:36:29 +0100203#ifdef ARM_SYS_CNTCTL_BASE
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100204
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100205unsigned int plat_get_syscnt_freq2(void)
206{
Sandrine Bailleuxa8ef6652016-06-03 15:00:46 +0100207 unsigned int counter_base_frequency;
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100208
209 /* Read the frequency from Frequency modes table */
210 counter_base_frequency = mmio_read_32(ARM_SYS_CNTCTL_BASE + CNTFID_OFF);
211
212 /* The first entry of the frequency modes table must not be 0 */
213 if (counter_base_frequency == 0)
214 panic();
215
216 return counter_base_frequency;
217}
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100218
Yatharth Kochar0b49fb72016-04-26 10:36:29 +0100219#endif /* ARM_SYS_CNTCTL_BASE */
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100220
221#if SDEI_SUPPORT
222/*
223 * Translate SDEI entry point to PA, and perform standard ARM entry point
224 * validation on it.
225 */
226int plat_sdei_validate_entry_point(uintptr_t ep, unsigned int client_mode)
227{
228 uint64_t par, pa;
229 uint32_t scr_el3;
230
231 /* Doing Non-secure address translation requires SCR_EL3.NS set */
232 scr_el3 = read_scr_el3();
233 write_scr_el3(scr_el3 | SCR_NS_BIT);
234 isb();
235
236 assert((client_mode == MODE_EL2) || (client_mode == MODE_EL1));
237 if (client_mode == MODE_EL2) {
238 /*
239 * Translate entry point to Physical Address using the EL2
240 * translation regime.
241 */
242 ats1e2r(ep);
243 } else {
244 /*
245 * Translate entry point to Physical Address using the EL1&0
246 * translation regime, including stage 2.
247 */
248 ats12e1r(ep);
249 }
250 isb();
251 par = read_par_el1();
252
253 /* Restore original SCRL_EL3 */
254 write_scr_el3(scr_el3);
255 isb();
256
257 /* If the translation resulted in fault, return failure */
258 if ((par & PAR_F_MASK) != 0)
259 return -1;
260
261 /* Extract Physical Address from PAR */
262 pa = (par & (PAR_ADDR_MASK << PAR_ADDR_SHIFT));
263
264 /* Perform NS entry point validation on the physical address */
265 return arm_validate_ns_entrypoint(pa);
266}
267#endif