blob: 70002362d3d21ff2aacab65a4fef7380a8c6b710 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Manish V Badarkheeba13bd2022-01-08 23:08:02 +00002 * Copyright (c) 2015-2022, Arm Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <platform_def.h>
10
Dan Handley9df48042015-03-19 18:58:55 +000011#include <arch.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <bl1/bl1.h>
13#include <common/bl_common.h>
Claus Pedersen785e66c2022-09-12 22:42:58 +000014#include <common/debug.h>
Louis Mayencourt5a15b2d2019-10-17 14:46:51 +010015#include <lib/fconf/fconf.h>
Manish V Badarkhe99a8e142020-06-11 22:32:11 +010016#include <lib/fconf/fconf_dyn_cfg_getter.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <lib/utils.h>
18#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000019#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000020#include <plat/common/platform.h>
21
Dan Handley9df48042015-03-19 18:58:55 +000022/* Weak definitions may be overridden in specific ARM standard platform */
23#pragma weak bl1_early_platform_setup
24#pragma weak bl1_plat_arch_setup
Dan Handley9df48042015-03-19 18:58:55 +000025#pragma weak bl1_plat_sec_mem_layout
Gary Morrison3d7f6542021-01-27 13:08:47 -060026#pragma weak arm_bl1_early_platform_setup
Yatharth Kocharede39cb2016-11-14 12:01:04 +000027#pragma weak bl1_plat_prepare_exit
Sathees Balya22576072018-09-03 17:41:13 +010028#pragma weak bl1_plat_get_next_image_id
29#pragma weak plat_arm_bl1_fwu_needed
Gary Morrison3d7f6542021-01-27 13:08:47 -060030#pragma weak arm_bl1_plat_arch_setup
laurenw-arm56f1e3e2021-03-03 14:19:38 -060031#pragma weak arm_bl1_platform_setup
Dan Handley9df48042015-03-19 18:58:55 +000032
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010033#define MAP_BL1_TOTAL MAP_REGION_FLAT( \
34 bl1_tzram_layout.total_base, \
35 bl1_tzram_layout.total_size, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050036 MT_MEMORY | MT_RW | EL3_PAS)
Daniel Boulby4e97abd2018-07-16 14:09:15 +010037/*
38 * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
39 * otherwise one region is defined containing both
40 */
41#if SEPARATE_CODE_AND_RODATA
42#define MAP_BL1_RO MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010043 BL_CODE_BASE, \
44 BL1_CODE_END - BL_CODE_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050045 MT_CODE | EL3_PAS), \
Daniel Boulby4e97abd2018-07-16 14:09:15 +010046 MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010047 BL1_RO_DATA_BASE, \
48 BL1_RO_DATA_END \
49 - BL_RO_DATA_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050050 MT_RO_DATA | EL3_PAS)
Daniel Boulby4e97abd2018-07-16 14:09:15 +010051#else
52#define MAP_BL1_RO MAP_REGION_FLAT( \
53 BL_CODE_BASE, \
54 BL1_CODE_END - BL_CODE_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050055 MT_CODE | EL3_PAS)
Daniel Boulby4e97abd2018-07-16 14:09:15 +010056#endif
Dan Handley9df48042015-03-19 18:58:55 +000057
58/* Data structure which holds the extents of the trusted SRAM for BL1*/
59static meminfo_t bl1_tzram_layout;
60
Manish V Badarkhebc4350b2020-07-14 11:28:36 +010061/* Boolean variable to hold condition whether firmware update needed or not */
62static bool is_fwu_needed;
63
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020064struct meminfo *bl1_plat_sec_mem_layout(void)
Dan Handley9df48042015-03-19 18:58:55 +000065{
66 return &bl1_tzram_layout;
67}
68
69/*******************************************************************************
70 * BL1 specific platform actions shared between ARM standard platforms.
71 ******************************************************************************/
72void arm_bl1_early_platform_setup(void)
73{
Dan Handley9df48042015-03-19 18:58:55 +000074
Juan Castillob6132f12015-10-06 14:01:35 +010075#if !ARM_DISABLE_TRUSTED_WDOG
76 /* Enable watchdog */
Aditya Angadi20b48412019-04-16 11:29:14 +053077 plat_arm_secure_wdt_start();
Juan Castillob6132f12015-10-06 14:01:35 +010078#endif
79
Dan Handley9df48042015-03-19 18:58:55 +000080 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +010081 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +000082
83 /* Allow BL1 to see the whole Trusted RAM */
84 bl1_tzram_layout.total_base = ARM_BL_RAM_BASE;
85 bl1_tzram_layout.total_size = ARM_BL_RAM_SIZE;
Dan Handley9df48042015-03-19 18:58:55 +000086}
87
88void bl1_early_platform_setup(void)
89{
90 arm_bl1_early_platform_setup();
91
92 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000093 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +000094 * No need for locks as no other CPU is active.
95 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000096 plat_arm_interconnect_init();
Dan Handley9df48042015-03-19 18:58:55 +000097 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000098 * Enable Interconnect coherency for the primary CPU's cluster.
Dan Handley9df48042015-03-19 18:58:55 +000099 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000100 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000101}
102
103/******************************************************************************
104 * Perform the very early platform specific architecture setup shared between
105 * ARM standard platforms. This only does basic initialization. Later
106 * architectural setup (bl1_arch_setup()) does not do anything platform
107 * specific.
108 *****************************************************************************/
109void arm_bl1_plat_arch_setup(void)
110{
Soby Mathewb9856482018-09-18 11:42:42 +0100111#if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
112 /*
113 * Ensure ARM platforms don't use coherent memory in BL1 unless
114 * cryptocell integration is enabled.
115 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100116 assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
Dan Handley9df48042015-03-19 18:58:55 +0000117#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100118
119 const mmap_region_t bl_regions[] = {
120 MAP_BL1_TOTAL,
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100121 MAP_BL1_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100122#if USE_ROMLIB
123 ARM_MAP_ROMLIB_CODE,
124 ARM_MAP_ROMLIB_DATA,
Soby Mathewb9856482018-09-18 11:42:42 +0100125#endif
126#if ARM_CRYPTOCELL_INTEG
127 ARM_MAP_BL_COHERENT_RAM,
128#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100129 {0}
130 };
131
Roberto Vargas344ff022018-10-19 16:44:18 +0100132 setup_page_tables(bl_regions, plat_arm_get_mmap());
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700133#ifdef __aarch64__
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100134 enable_mmu_el3(0);
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700135#else
136 enable_mmu_svc_mon(0);
137#endif /* __aarch64__ */
Roberto Vargase3adc372018-05-23 09:27:06 +0100138
139 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000140}
141
142void bl1_plat_arch_setup(void)
143{
144 arm_bl1_plat_arch_setup();
145}
146
147/*
148 * Perform the platform specific architecture setup shared between
149 * ARM standard platforms.
150 */
151void arm_bl1_platform_setup(void)
152{
Manish V Badarkhe99a8e142020-06-11 22:32:11 +0100153 const struct dyn_cfg_dtb_info_t *fw_config_info;
154 image_desc_t *desc;
155 uint32_t fw_config_max_size;
156 int err = -1;
157
Dan Handley9df48042015-03-19 18:58:55 +0000158 /* Initialise the IO layer and register platform IO devices */
159 plat_arm_io_setup();
Louis Mayencourt5a15b2d2019-10-17 14:46:51 +0100160
Manish V Badarkhe99a8e142020-06-11 22:32:11 +0100161 /* Check if we need FWU before further processing */
Manish V Badarkhebc4350b2020-07-14 11:28:36 +0100162 is_fwu_needed = plat_arm_bl1_fwu_needed();
163 if (is_fwu_needed) {
Manish V Badarkhe99a8e142020-06-11 22:32:11 +0100164 ERROR("Skip platform setup as FWU detected\n");
165 return;
166 }
167
168 /* Set global DTB info for fixed fw_config information */
169 fw_config_max_size = ARM_FW_CONFIG_LIMIT - ARM_FW_CONFIG_BASE;
Manish V Badarkhefc0b8672022-04-21 22:53:43 +0100170 set_config_info(ARM_FW_CONFIG_BASE, ~0UL, fw_config_max_size, FW_CONFIG_ID);
Manish V Badarkhe99a8e142020-06-11 22:32:11 +0100171
172 /* Fill the device tree information struct with the info from the config dtb */
173 err = fconf_load_config(FW_CONFIG_ID);
174 if (err < 0) {
175 ERROR("Loading of FW_CONFIG failed %d\n", err);
176 plat_error_handler(err);
177 }
178
179 /*
180 * FW_CONFIG loaded successfully. If FW_CONFIG device tree parsing
181 * is successful then load TB_FW_CONFIG device tree.
182 */
183 fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, FW_CONFIG_ID);
184 if (fw_config_info != NULL) {
185 err = fconf_populate_dtb_registry(fw_config_info->config_addr);
186 if (err < 0) {
187 ERROR("Parsing of FW_CONFIG failed %d\n", err);
188 plat_error_handler(err);
189 }
190 /* load TB_FW_CONFIG */
191 err = fconf_load_config(TB_FW_CONFIG_ID);
192 if (err < 0) {
193 ERROR("Loading of TB_FW_CONFIG failed %d\n", err);
194 plat_error_handler(err);
195 }
196 } else {
197 ERROR("Invalid FW_CONFIG address\n");
198 plat_error_handler(err);
199 }
200
201 /* The BL2 ep_info arg0 is modified to point to FW_CONFIG */
202 desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
203 assert(desc != NULL);
204 desc->ep_info.args.arg0 = fw_config_info->config_addr;
Louis Mayencourt5a15b2d2019-10-17 14:46:51 +0100205
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000206#if CRYPTO_SUPPORT
John Tsichritzisc34341a2018-07-30 13:41:52 +0100207 /* Share the Mbed TLS heap info with other images */
208 arm_bl1_set_mbedtls_heap();
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000209#endif /* CRYPTO_SUPPORT */
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100210
Soby Mathewd969a7e2018-06-11 16:40:36 +0100211 /*
212 * Allow access to the System counter timer module and program
213 * counter frequency for non secure images during FWU
214 */
Usama Arife97998f2018-11-30 15:43:56 +0000215#ifdef ARM_SYS_TIMCTL_BASE
Soby Mathewd969a7e2018-06-11 16:40:36 +0100216 arm_configure_sys_timer();
Usama Arife97998f2018-11-30 15:43:56 +0000217#endif
Usama Arif078e66f2018-12-12 17:14:29 +0000218#if (ARM_ARCH_MAJOR > 7) || defined(ARMV7_SUPPORTS_GENERIC_TIMER)
Soby Mathewd969a7e2018-06-11 16:40:36 +0100219 write_cntfrq_el0(plat_get_syscnt_freq2());
Usama Arif078e66f2018-12-12 17:14:29 +0000220#endif
Dan Handley9df48042015-03-19 18:58:55 +0000221}
222
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000223void bl1_plat_prepare_exit(entry_point_info_t *ep_info)
224{
Juan Castillob6132f12015-10-06 14:01:35 +0100225#if !ARM_DISABLE_TRUSTED_WDOG
226 /* Disable watchdog before leaving BL1 */
Aditya Angadi20b48412019-04-16 11:29:14 +0530227 plat_arm_secure_wdt_stop();
Juan Castillob6132f12015-10-06 14:01:35 +0100228#endif
229
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000230#ifdef EL3_PAYLOAD_BASE
231 /*
232 * Program the EL3 payload's entry point address into the CPUs mailbox
233 * in order to release secondary CPUs from their holding pen and make
234 * them jump there.
235 */
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100236 plat_arm_program_trusted_mailbox(ep_info->pc);
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000237 dsbsy();
238 sev();
239#endif
240}
Soby Mathew94273572018-03-07 11:32:04 +0000241
Sathees Balya22576072018-09-03 17:41:13 +0100242/*
243 * On Arm platforms, the FWU process is triggered when the FIP image has
244 * been tampered with.
245 */
Louis Mayencourt70d7c092020-01-29 11:42:31 +0000246bool plat_arm_bl1_fwu_needed(void)
Sathees Balya22576072018-09-03 17:41:13 +0100247{
Louis Mayencourt70d7c092020-01-29 11:42:31 +0000248 return !arm_io_is_toc_valid();
Sathees Balya22576072018-09-03 17:41:13 +0100249}
250
Soby Mathew94273572018-03-07 11:32:04 +0000251/*******************************************************************************
252 * The following function checks if Firmware update is needed,
253 * by checking if TOC in FIP image is valid or not.
254 ******************************************************************************/
255unsigned int bl1_plat_get_next_image_id(void)
256{
Manish V Badarkhebc4350b2020-07-14 11:28:36 +0100257 return is_fwu_needed ? NS_BL1U_IMAGE_ID : BL2_IMAGE_ID;
Soby Mathew94273572018-03-07 11:32:04 +0000258}