Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 1 | /* |
Paul Beesley | 1fbc97b | 2019-01-11 18:26:51 +0000 | [diff] [blame] | 2 | * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
Madhukar Pappireddy | 2859b7d | 2019-06-10 16:54:36 -0500 | [diff] [blame] | 7 | #include <assert.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 8 | #include <platform_def.h> |
| 9 | |
Claus Pedersen | 785e66c | 2022-09-12 22:42:58 +0000 | [diff] [blame] | 10 | #include <common/debug.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 11 | #include <common/interrupt_props.h> |
| 12 | #include <drivers/arm/gicv3.h> |
| 13 | #include <lib/utils.h> |
Antonio Nino Diaz | bd7b740 | 2019-01-25 14:30:04 +0000 | [diff] [blame] | 14 | #include <plat/arm/common/plat_arm.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 15 | #include <plat/common/platform.h> |
| 16 | |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 17 | /****************************************************************************** |
| 18 | * The following functions are defined as weak to allow a platform to override |
| 19 | * the way the GICv3 driver is initialised and used. |
| 20 | *****************************************************************************/ |
| 21 | #pragma weak plat_arm_gic_driver_init |
| 22 | #pragma weak plat_arm_gic_init |
| 23 | #pragma weak plat_arm_gic_cpuif_enable |
| 24 | #pragma weak plat_arm_gic_cpuif_disable |
| 25 | #pragma weak plat_arm_gic_pcpu_init |
Jeenu Viswambharan | 78132c9 | 2016-12-09 11:12:34 +0000 | [diff] [blame] | 26 | #pragma weak plat_arm_gic_redistif_on |
| 27 | #pragma weak plat_arm_gic_redistif_off |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 28 | |
| 29 | /* The GICv3 driver only needs to be initialized in EL3 */ |
Soby Mathew | cf022c5 | 2016-01-13 17:06:00 +0000 | [diff] [blame] | 30 | static uintptr_t rdistif_base_addrs[PLATFORM_CORE_COUNT]; |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 31 | |
Vijayenthiran Subramaniam | 2dfa764 | 2019-10-11 14:01:25 +0530 | [diff] [blame] | 32 | /* Default GICR base address to be used for GICR probe. */ |
| 33 | static const uintptr_t gicr_base_addrs[2] = { |
| 34 | PLAT_ARM_GICR_BASE, /* GICR Base address of the primary CPU */ |
| 35 | 0U /* Zero Termination */ |
| 36 | }; |
| 37 | |
| 38 | /* List of zero terminated GICR frame addresses which CPUs will probe */ |
| 39 | static const uintptr_t *gicr_frames = gicr_base_addrs; |
| 40 | |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 41 | static const interrupt_prop_t arm_interrupt_props[] = { |
| 42 | PLAT_ARM_G1S_IRQ_PROPS(INTR_GROUP1S), |
Omkar Anand Kulkarni | bc20432 | 2023-07-21 14:29:49 +0530 | [diff] [blame] | 43 | PLAT_ARM_G0_IRQ_PROPS(INTR_GROUP0), |
Manish Pandey | f90a73c | 2023-10-10 15:42:19 +0100 | [diff] [blame] | 44 | #if ENABLE_FEAT_RAS && FFH_SUPPORT |
Omkar Anand Kulkarni | bc20432 | 2023-07-21 14:29:49 +0530 | [diff] [blame] | 45 | INTR_PROP_DESC(PLAT_CORE_FAULT_IRQ, PLAT_RAS_PRI, INTR_GROUP0, |
| 46 | GIC_INTR_CFG_LEVEL) |
| 47 | #endif |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 48 | }; |
| 49 | |
Jeenu Viswambharan | 528d21b | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 50 | /* |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 51 | * We save and restore the GICv3 context on system suspend. Allocate the |
Ambroise Vincent | 67dd93e | 2019-07-18 10:56:14 +0100 | [diff] [blame] | 52 | * data in the designated EL3 Secure carve-out memory. The `used` attribute |
| 53 | * is used to prevent the compiler from removing the gicv3 contexts. |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 54 | */ |
Chris Kay | 33bfc5e | 2023-02-14 11:30:04 +0000 | [diff] [blame] | 55 | static gicv3_redist_ctx_t rdist_ctx __section(".arm_el3_tzc_dram") __used; |
| 56 | static gicv3_dist_ctx_t dist_ctx __section(".arm_el3_tzc_dram") __used; |
Soby Mathew | 12cdcd2 | 2018-10-12 16:26:20 +0100 | [diff] [blame] | 57 | |
| 58 | /* Define accessor function to get reference to the GICv3 context */ |
| 59 | DEFINE_LOAD_SYM_ADDR(rdist_ctx) |
| 60 | DEFINE_LOAD_SYM_ADDR(dist_ctx) |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 61 | |
| 62 | /* |
Jeenu Viswambharan | 528d21b | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 63 | * MPIDR hashing function for translating MPIDRs read from GICR_TYPER register |
| 64 | * to core position. |
| 65 | * |
| 66 | * Calculating core position is dependent on MPIDR_EL1.MT bit. However, affinity |
| 67 | * values read from GICR_TYPER don't have an MT field. To reuse the same |
| 68 | * translation used for CPUs, we insert MT bit read from the PE's MPIDR into |
| 69 | * that read from GICR_TYPER. |
| 70 | * |
| 71 | * Assumptions: |
| 72 | * |
| 73 | * - All CPUs implemented in the system have MPIDR_EL1.MT bit set; |
| 74 | * - No CPUs implemented in the system use affinity level 3. |
| 75 | */ |
| 76 | static unsigned int arm_gicv3_mpidr_hash(u_register_t mpidr) |
| 77 | { |
| 78 | mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK); |
| 79 | return plat_arm_calc_core_pos(mpidr); |
| 80 | } |
| 81 | |
Roberto Vargas | 2ca18d9 | 2018-02-12 12:36:17 +0000 | [diff] [blame] | 82 | static const gicv3_driver_data_t arm_gic_data __unused = { |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 83 | .gicd_base = PLAT_ARM_GICD_BASE, |
Madhukar Pappireddy | 2859b7d | 2019-06-10 16:54:36 -0500 | [diff] [blame] | 84 | .gicr_base = 0U, |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 85 | .interrupt_props = arm_interrupt_props, |
| 86 | .interrupt_props_num = ARRAY_SIZE(arm_interrupt_props), |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 87 | .rdistif_num = PLATFORM_CORE_COUNT, |
| 88 | .rdistif_base_addrs = rdistif_base_addrs, |
Jeenu Viswambharan | 528d21b | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 89 | .mpidr_to_core_pos = arm_gicv3_mpidr_hash |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 90 | }; |
| 91 | |
Vijayenthiran Subramaniam | 2dfa764 | 2019-10-11 14:01:25 +0530 | [diff] [blame] | 92 | /* |
| 93 | * By default, gicr_frames will be pointing to gicr_base_addrs. If |
| 94 | * the platform supports a non-contiguous GICR frames (GICR frames located |
| 95 | * at uneven offset), plat_arm_override_gicr_frames function can be used by |
| 96 | * such platform to override the gicr_frames. |
| 97 | */ |
| 98 | void plat_arm_override_gicr_frames(const uintptr_t *plat_gicr_frames) |
| 99 | { |
| 100 | assert(plat_gicr_frames != NULL); |
| 101 | gicr_frames = plat_gicr_frames; |
| 102 | } |
| 103 | |
Daniel Boulby | 844b487 | 2018-09-18 13:36:39 +0100 | [diff] [blame] | 104 | void __init plat_arm_gic_driver_init(void) |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 105 | { |
| 106 | /* |
| 107 | * The GICv3 driver is initialized in EL3 and does not need |
| 108 | * to be initialized again in SEL1. This is because the S-EL1 |
| 109 | * can use GIC system registers to manage interrupts and does |
| 110 | * not need GIC interface base addresses to be configured. |
| 111 | */ |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 112 | #if (!defined(__aarch64__) && defined(IMAGE_BL32)) || \ |
| 113 | (defined(__aarch64__) && defined(IMAGE_BL31)) |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 114 | gicv3_driver_init(&arm_gic_data); |
Madhukar Pappireddy | 2859b7d | 2019-06-10 16:54:36 -0500 | [diff] [blame] | 115 | |
Vijayenthiran Subramaniam | 2dfa764 | 2019-10-11 14:01:25 +0530 | [diff] [blame] | 116 | if (gicv3_rdistif_probe(gicr_base_addrs[0]) == -1) { |
Madhukar Pappireddy | 2859b7d | 2019-06-10 16:54:36 -0500 | [diff] [blame] | 117 | ERROR("No GICR base frame found for Primary CPU\n"); |
| 118 | panic(); |
| 119 | } |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 120 | #endif |
| 121 | } |
| 122 | |
| 123 | /****************************************************************************** |
| 124 | * ARM common helper to initialize the GIC. Only invoked by BL31 |
| 125 | *****************************************************************************/ |
Daniel Boulby | 844b487 | 2018-09-18 13:36:39 +0100 | [diff] [blame] | 126 | void __init plat_arm_gic_init(void) |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 127 | { |
| 128 | gicv3_distif_init(); |
| 129 | gicv3_rdistif_init(plat_my_core_pos()); |
| 130 | gicv3_cpuif_enable(plat_my_core_pos()); |
| 131 | } |
| 132 | |
| 133 | /****************************************************************************** |
| 134 | * ARM common helper to enable the GIC CPU interface |
| 135 | *****************************************************************************/ |
| 136 | void plat_arm_gic_cpuif_enable(void) |
| 137 | { |
| 138 | gicv3_cpuif_enable(plat_my_core_pos()); |
| 139 | } |
| 140 | |
| 141 | /****************************************************************************** |
| 142 | * ARM common helper to disable the GIC CPU interface |
| 143 | *****************************************************************************/ |
| 144 | void plat_arm_gic_cpuif_disable(void) |
| 145 | { |
| 146 | gicv3_cpuif_disable(plat_my_core_pos()); |
| 147 | } |
| 148 | |
| 149 | /****************************************************************************** |
Madhukar Pappireddy | 2859b7d | 2019-06-10 16:54:36 -0500 | [diff] [blame] | 150 | * ARM common helper function to iterate over all GICR frames and discover the |
| 151 | * corresponding per-cpu redistributor frame as well as initialize the |
Vijayenthiran Subramaniam | 2dfa764 | 2019-10-11 14:01:25 +0530 | [diff] [blame] | 152 | * corresponding interface in GICv3. |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 153 | *****************************************************************************/ |
| 154 | void plat_arm_gic_pcpu_init(void) |
| 155 | { |
Madhukar Pappireddy | 2859b7d | 2019-06-10 16:54:36 -0500 | [diff] [blame] | 156 | int result; |
Vijayenthiran Subramaniam | 2dfa764 | 2019-10-11 14:01:25 +0530 | [diff] [blame] | 157 | const uintptr_t *plat_gicr_frames = gicr_frames; |
| 158 | |
| 159 | do { |
| 160 | result = gicv3_rdistif_probe(*plat_gicr_frames); |
| 161 | |
| 162 | /* If the probe is successful, no need to proceed further */ |
| 163 | if (result == 0) |
| 164 | break; |
| 165 | |
| 166 | plat_gicr_frames++; |
| 167 | } while (*plat_gicr_frames != 0U); |
Madhukar Pappireddy | 2859b7d | 2019-06-10 16:54:36 -0500 | [diff] [blame] | 168 | |
Madhukar Pappireddy | 2859b7d | 2019-06-10 16:54:36 -0500 | [diff] [blame] | 169 | if (result == -1) { |
| 170 | ERROR("No GICR base frame found for CPU 0x%lx\n", read_mpidr()); |
| 171 | panic(); |
| 172 | } |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 173 | gicv3_rdistif_init(plat_my_core_pos()); |
| 174 | } |
Jeenu Viswambharan | 78132c9 | 2016-12-09 11:12:34 +0000 | [diff] [blame] | 175 | |
| 176 | /****************************************************************************** |
| 177 | * ARM common helpers to power GIC redistributor interface |
| 178 | *****************************************************************************/ |
| 179 | void plat_arm_gic_redistif_on(void) |
| 180 | { |
| 181 | gicv3_rdistif_on(plat_my_core_pos()); |
| 182 | } |
| 183 | |
| 184 | void plat_arm_gic_redistif_off(void) |
| 185 | { |
| 186 | gicv3_rdistif_off(plat_my_core_pos()); |
| 187 | } |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 188 | |
| 189 | /****************************************************************************** |
| 190 | * ARM common helper to save & restore the GICv3 on resume from system suspend |
| 191 | *****************************************************************************/ |
| 192 | void plat_arm_gic_save(void) |
| 193 | { |
Soby Mathew | 12cdcd2 | 2018-10-12 16:26:20 +0100 | [diff] [blame] | 194 | gicv3_redist_ctx_t * const rdist_context = |
| 195 | (gicv3_redist_ctx_t *)LOAD_ADDR_OF(rdist_ctx); |
| 196 | gicv3_dist_ctx_t * const dist_context = |
| 197 | (gicv3_dist_ctx_t *)LOAD_ADDR_OF(dist_ctx); |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 198 | |
| 199 | /* |
| 200 | * If an ITS is available, save its context before |
| 201 | * the Redistributor using: |
| 202 | * gicv3_its_save_disable(gits_base, &its_ctx[i]) |
Paul Beesley | 1fbc97b | 2019-01-11 18:26:51 +0000 | [diff] [blame] | 203 | * Additionally, an implementation-defined sequence may |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 204 | * be required to save the whole ITS state. |
| 205 | */ |
| 206 | |
| 207 | /* |
| 208 | * Save the GIC Redistributors and ITS contexts before the |
| 209 | * Distributor context. As we only handle SYSTEM SUSPEND API, |
| 210 | * we only need to save the context of the CPU that is issuing |
| 211 | * the SYSTEM SUSPEND call, i.e. the current CPU. |
| 212 | */ |
Soby Mathew | 12cdcd2 | 2018-10-12 16:26:20 +0100 | [diff] [blame] | 213 | gicv3_rdistif_save(plat_my_core_pos(), rdist_context); |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 214 | |
| 215 | /* Save the GIC Distributor context */ |
Soby Mathew | 12cdcd2 | 2018-10-12 16:26:20 +0100 | [diff] [blame] | 216 | gicv3_distif_save(dist_context); |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 217 | |
| 218 | /* |
| 219 | * From here, all the components of the GIC can be safely powered down |
| 220 | * as long as there is an alternate way to handle wakeup interrupt |
| 221 | * sources. |
| 222 | */ |
| 223 | } |
| 224 | |
| 225 | void plat_arm_gic_resume(void) |
| 226 | { |
Soby Mathew | 12cdcd2 | 2018-10-12 16:26:20 +0100 | [diff] [blame] | 227 | const gicv3_redist_ctx_t *rdist_context = |
| 228 | (gicv3_redist_ctx_t *)LOAD_ADDR_OF(rdist_ctx); |
| 229 | const gicv3_dist_ctx_t *dist_context = |
| 230 | (gicv3_dist_ctx_t *)LOAD_ADDR_OF(dist_ctx); |
| 231 | |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 232 | /* Restore the GIC Distributor context */ |
Soby Mathew | 12cdcd2 | 2018-10-12 16:26:20 +0100 | [diff] [blame] | 233 | gicv3_distif_init_restore(dist_context); |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 234 | |
| 235 | /* |
| 236 | * Restore the GIC Redistributor and ITS contexts after the |
| 237 | * Distributor context. As we only handle SYSTEM SUSPEND API, |
| 238 | * we only need to restore the context of the CPU that issued |
| 239 | * the SYSTEM SUSPEND call. |
| 240 | */ |
Soby Mathew | 12cdcd2 | 2018-10-12 16:26:20 +0100 | [diff] [blame] | 241 | gicv3_rdistif_init_restore(plat_my_core_pos(), rdist_context); |
Soby Mathew | 9ca2806 | 2017-10-11 16:08:58 +0100 | [diff] [blame] | 242 | |
| 243 | /* |
| 244 | * If an ITS is available, restore its context after |
| 245 | * the Redistributor using: |
| 246 | * gicv3_its_restore(gits_base, &its_ctx[i]) |
| 247 | * An implementation-defined sequence may be required to |
| 248 | * restore the whole ITS state. The ITS must also be |
| 249 | * re-enabled after this sequence has been executed. |
| 250 | */ |
| 251 | } |