Juan Castillo | 0c70c57 | 2014-08-12 13:04:43 +0100 | [diff] [blame] | 1 | /* |
Manish V Badarkhe | b24c637 | 2021-01-24 03:26:50 +0000 | [diff] [blame] | 2 | * Copyright (c) 2014-2021, ARM Limited and Contributors. All rights reserved. |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 7 | #ifndef FVP_DEF_H |
| 8 | #define FVP_DEF_H |
| 9 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 10 | #include <lib/utils_def.h> |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 11 | |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 12 | #ifndef FVP_CLUSTER_COUNT |
Alexei Fedorov | aad60c8 | 2020-01-10 14:24:17 +0000 | [diff] [blame] | 13 | #error "FVP_CLUSTER_COUNT is not set in makefile" |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 14 | #endif |
Jeenu Viswambharan | 7542113 | 2018-01-31 14:52:08 +0000 | [diff] [blame] | 15 | |
| 16 | #ifndef FVP_MAX_CPUS_PER_CLUSTER |
Alexei Fedorov | aad60c8 | 2020-01-10 14:24:17 +0000 | [diff] [blame] | 17 | #error "FVP_MAX_CPUS_PER_CLUSTER is not set in makefile" |
Jeenu Viswambharan | 7542113 | 2018-01-31 14:52:08 +0000 | [diff] [blame] | 18 | #endif |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 19 | |
Jeenu Viswambharan | 528d21b | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 20 | #ifndef FVP_MAX_PE_PER_CPU |
Alexei Fedorov | aad60c8 | 2020-01-10 14:24:17 +0000 | [diff] [blame] | 21 | #error "FVP_MAX_PE_PER_CPU is not set in makefile" |
Jeenu Viswambharan | 528d21b | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 22 | #endif |
| 23 | |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 24 | #define FVP_PRIMARY_CPU 0x0 |
Juan Castillo | 0c70c57 | 2014-08-12 13:04:43 +0100 | [diff] [blame] | 25 | |
Soby Mathew | 7356b1e | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 26 | /* Defines for the Interconnect build selection */ |
| 27 | #define FVP_CCI 1 |
| 28 | #define FVP_CCN 2 |
| 29 | |
Manish V Badarkhe | a637c3f | 2020-08-04 17:09:10 +0100 | [diff] [blame] | 30 | /****************************************************************************** |
| 31 | * Definition of platform soc id |
| 32 | *****************************************************************************/ |
| 33 | #define FVP_SOC_ID 0 |
| 34 | |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 35 | /******************************************************************************* |
| 36 | * FVP memory map related constants |
| 37 | ******************************************************************************/ |
| 38 | |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 39 | #define FLASH1_BASE UL(0x0c000000) |
| 40 | #define FLASH1_SIZE UL(0x04000000) |
Juan Castillo | 0c70c57 | 2014-08-12 13:04:43 +0100 | [diff] [blame] | 41 | |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 42 | #define PSRAM_BASE UL(0x14000000) |
| 43 | #define PSRAM_SIZE UL(0x04000000) |
Juan Castillo | 42a617d | 2014-09-24 10:00:06 +0100 | [diff] [blame] | 44 | |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 45 | #define VRAM_BASE UL(0x18000000) |
| 46 | #define VRAM_SIZE UL(0x02000000) |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 47 | |
| 48 | /* Aggregate of all devices in the first GB */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 49 | #define DEVICE0_BASE UL(0x20000000) |
| 50 | #define DEVICE0_SIZE UL(0x0c200000) |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 51 | |
Soby Mathew | 7356b1e | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 52 | /* |
| 53 | * In case of FVP models with CCN, the CCN register space overlaps into |
| 54 | * the NSRAM area. |
| 55 | */ |
| 56 | #if FVP_INTERCONNECT_DRIVER == FVP_CCN |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 57 | #define DEVICE1_BASE UL(0x2e000000) |
| 58 | #define DEVICE1_SIZE UL(0x1A00000) |
Soby Mathew | 7356b1e | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 59 | #else |
Alexei Fedorov | 4d6e7fb | 2020-02-24 10:39:31 +0000 | [diff] [blame] | 60 | #define DEVICE1_BASE BASE_GICD_BASE |
Alexei Fedorov | fc4f80e | 2020-04-07 11:48:00 +0100 | [diff] [blame] | 61 | |
| 62 | #if GIC_ENABLE_V4_EXTN |
| 63 | /* GICv4 mapping: GICD + CORE_COUNT * 256KB */ |
| 64 | #define DEVICE1_SIZE ((BASE_GICR_BASE - BASE_GICD_BASE) + \ |
| 65 | (PLATFORM_CORE_COUNT * 0x40000)) |
| 66 | #else |
| 67 | /* GICv2 and GICv3 mapping: GICD + CORE_COUNT * 128KB */ |
Alexei Fedorov | 4d6e7fb | 2020-02-24 10:39:31 +0000 | [diff] [blame] | 68 | #define DEVICE1_SIZE ((BASE_GICR_BASE - BASE_GICD_BASE) + \ |
| 69 | (PLATFORM_CORE_COUNT * 0x20000)) |
Alexei Fedorov | fc4f80e | 2020-04-07 11:48:00 +0100 | [diff] [blame] | 70 | #endif /* GIC_ENABLE_V4_EXTN */ |
| 71 | |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 72 | #define NSRAM_BASE UL(0x2e000000) |
| 73 | #define NSRAM_SIZE UL(0x10000) |
Soby Mathew | 7356b1e | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 74 | #endif |
Juan Castillo | 31a68f0 | 2015-04-14 12:49:03 +0100 | [diff] [blame] | 75 | /* Devices in the second GB */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 76 | #define DEVICE2_BASE UL(0x7fe00000) |
| 77 | #define DEVICE2_SIZE UL(0x00200000) |
Juan Castillo | 31a68f0 | 2015-04-14 12:49:03 +0100 | [diff] [blame] | 78 | |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 79 | #define PCIE_EXP_BASE UL(0x40000000) |
| 80 | #define TZRNG_BASE UL(0x7fe60000) |
Juan Castillo | bfb7fa6 | 2016-01-22 11:05:57 +0000 | [diff] [blame] | 81 | |
| 82 | /* Non-volatile counters */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 83 | #define TRUSTED_NVCTR_BASE UL(0x7fe70000) |
| 84 | #define TFW_NVCTR_BASE (TRUSTED_NVCTR_BASE + UL(0x0000)) |
| 85 | #define TFW_NVCTR_SIZE UL(4) |
| 86 | #define NTFW_CTR_BASE (TRUSTED_NVCTR_BASE + UL(0x0004)) |
| 87 | #define NTFW_CTR_SIZE UL(4) |
Juan Castillo | 31a68f0 | 2015-04-14 12:49:03 +0100 | [diff] [blame] | 88 | |
| 89 | /* Keys */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 90 | #define SOC_KEYS_BASE UL(0x7fe80000) |
| 91 | #define TZ_PUB_KEY_HASH_BASE (SOC_KEYS_BASE + UL(0x0000)) |
| 92 | #define TZ_PUB_KEY_HASH_SIZE UL(32) |
| 93 | #define HU_KEY_BASE (SOC_KEYS_BASE + UL(0x0020)) |
| 94 | #define HU_KEY_SIZE UL(16) |
| 95 | #define END_KEY_BASE (SOC_KEYS_BASE + UL(0x0044)) |
| 96 | #define END_KEY_SIZE UL(32) |
Juan Castillo | f3e0218 | 2014-12-19 09:28:30 +0000 | [diff] [blame] | 97 | |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 98 | /* Constants to distinguish FVP type */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 99 | #define HBI_BASE_FVP U(0x020) |
| 100 | #define REV_BASE_FVP_V0 U(0x0) |
| 101 | #define REV_BASE_FVP_REVC U(0x2) |
Juan Castillo | f3e0218 | 2014-12-19 09:28:30 +0000 | [diff] [blame] | 102 | |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 103 | #define HBI_FOUNDATION_FVP U(0x010) |
| 104 | #define REV_FOUNDATION_FVP_V2_0 U(0x0) |
| 105 | #define REV_FOUNDATION_FVP_V2_1 U(0x1) |
| 106 | #define REV_FOUNDATION_FVP_v9_1 U(0x2) |
| 107 | #define REV_FOUNDATION_FVP_v9_6 U(0x3) |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 108 | |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 109 | #define BLD_GIC_VE_MMAP U(0x0) |
| 110 | #define BLD_GIC_A53A57_MMAP U(0x1) |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 111 | |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 112 | #define ARCH_MODEL U(0x1) |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 113 | |
| 114 | /* FVP Power controller base address*/ |
Sathees Balya | 50905c7 | 2018-10-05 13:30:59 +0100 | [diff] [blame] | 115 | #define PWRC_BASE UL(0x1c100000) |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 116 | |
Ryan Harkin | f96fc8f | 2015-03-17 14:54:01 +0000 | [diff] [blame] | 117 | /* FVP SP804 timer frequency is 35 MHz*/ |
Juan Castillo | fd383b4 | 2015-12-01 16:10:15 +0000 | [diff] [blame] | 118 | #define SP804_TIMER_CLKMULT 1 |
| 119 | #define SP804_TIMER_CLKDIV 35 |
| 120 | |
| 121 | /* SP810 controller. FVP specific flags */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 122 | #define FVP_SP810_CTRL_TIM0_OV BIT_32(16) |
| 123 | #define FVP_SP810_CTRL_TIM1_OV BIT_32(18) |
| 124 | #define FVP_SP810_CTRL_TIM2_OV BIT_32(20) |
| 125 | #define FVP_SP810_CTRL_TIM3_OV BIT_32(22) |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 126 | |
| 127 | /******************************************************************************* |
Alexei Fedorov | 4d6e7fb | 2020-02-24 10:39:31 +0000 | [diff] [blame] | 128 | * GIC & interrupt handling related constants |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 129 | ******************************************************************************/ |
| 130 | /* VE compatible GIC memory map */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 131 | #define VE_GICD_BASE UL(0x2c001000) |
| 132 | #define VE_GICC_BASE UL(0x2c002000) |
| 133 | #define VE_GICH_BASE UL(0x2c004000) |
| 134 | #define VE_GICV_BASE UL(0x2c006000) |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 135 | |
| 136 | /* Base FVP compatible GIC memory map */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 137 | #define BASE_GICD_BASE UL(0x2f000000) |
Manish V Badarkhe | b24c637 | 2021-01-24 03:26:50 +0000 | [diff] [blame] | 138 | #define BASE_GICD_SIZE UL(0x10000) |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 139 | #define BASE_GICR_BASE UL(0x2f100000) |
Manish V Badarkhe | b24c637 | 2021-01-24 03:26:50 +0000 | [diff] [blame] | 140 | |
| 141 | #if GIC_ENABLE_V4_EXTN |
| 142 | /* GICv4 redistributor size: 256KB */ |
| 143 | #define BASE_GICR_SIZE UL(0x40000) |
| 144 | #else |
| 145 | #define BASE_GICR_SIZE UL(0x20000) |
| 146 | #endif /* GIC_ENABLE_V4_EXTN */ |
| 147 | |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 148 | #define BASE_GICC_BASE UL(0x2c000000) |
| 149 | #define BASE_GICH_BASE UL(0x2c010000) |
| 150 | #define BASE_GICV_BASE UL(0x2c02f000) |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 151 | |
Vikram Kanigiri | f3bcea2 | 2015-06-24 17:51:09 +0100 | [diff] [blame] | 152 | #define FVP_IRQ_TZ_WDOG 56 |
| 153 | #define FVP_IRQ_SEC_SYS_TIMER 57 |
Soby Mathew | 69817f7 | 2014-07-14 15:43:21 +0100 | [diff] [blame] | 154 | |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 155 | /******************************************************************************* |
| 156 | * TrustZone address space controller related constants |
| 157 | ******************************************************************************/ |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 158 | |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 159 | /* NSAIDs used by devices in TZC filter 0 on FVP */ |
| 160 | #define FVP_NSAID_DEFAULT 0 |
| 161 | #define FVP_NSAID_PCI 1 |
| 162 | #define FVP_NSAID_VIRTIO 8 /* from FVP v5.6 onwards */ |
| 163 | #define FVP_NSAID_AP 9 /* Application Processors */ |
| 164 | #define FVP_NSAID_VIRTIO_OLD 15 /* until FVP v5.5 */ |
| 165 | |
| 166 | /* NSAIDs used by devices in TZC filter 2 on FVP */ |
| 167 | #define FVP_NSAID_HDLCD0 2 |
| 168 | #define FVP_NSAID_CLCD 7 |
| 169 | |
Roberto Vargas | bcca6c6 | 2018-06-11 16:15:35 +0100 | [diff] [blame] | 170 | /******************************************************************************* |
| 171 | * Memprotect definitions |
| 172 | ******************************************************************************/ |
| 173 | /* PSCI memory protect definitions: |
| 174 | * This variable is stored in a non-secure flash because some ARM reference |
| 175 | * platforms do not have secure NVRAM. Real systems that provided MEM_PROTECT |
| 176 | * support must use a secure NVRAM to store the PSCI MEM_PROTECT definitions. |
| 177 | */ |
| 178 | #define PLAT_ARM_MEM_PROT_ADDR (V2M_FLASH0_BASE + \ |
| 179 | V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE) |
| 180 | |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 181 | #endif /* FVP_DEF_H */ |