blob: 8e352198e9b5fc0475c6ff00e95940fbcbc5c8ba [file] [log] [blame]
Jacky Bai07ed02c2020-06-03 14:28:45 +08001/*
Jacky Bai0e400552022-03-14 17:14:26 +08002 * Copyright 2020-2022 NXP
Jacky Bai07ed02c2020-06-03 14:28:45 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <stdbool.h>
9
10#include <arch_helpers.h>
11#include <common/bl_common.h>
12#include <common/debug.h>
13#include <context.h>
14#include <drivers/arm/tzc380.h>
15#include <drivers/console.h>
16#include <drivers/generic_delay_timer.h>
17#include <lib/el3_runtime/context_mgmt.h>
18#include <lib/mmio.h>
19#include <lib/xlat_tables/xlat_tables_v2.h>
20#include <plat/common/platform.h>
21
Jacky Bai9a6f62f2019-11-25 14:43:26 +080022#include <dram.h>
Jacky Bai07ed02c2020-06-03 14:28:45 +080023#include <gpc.h>
24#include <imx_aipstz.h>
25#include <imx_uart.h>
26#include <imx_rdc.h>
27#include <imx8m_caam.h>
Marco Felsch76401342023-07-24 15:05:58 +020028#include <imx8m_ccm.h>
Jacky Bai3c3c2682020-01-07 14:53:54 +080029#include <imx8m_csu.h>
Marco Felsch2d6c08f2023-09-05 17:15:35 +020030#include <imx8m_snvs.h>
Jacky Bai07ed02c2020-06-03 14:28:45 +080031#include <platform_def.h>
32#include <plat_imx8.h>
33
Jacky Bai26f9f882020-09-09 16:23:32 +080034#define TRUSTY_PARAMS_LEN_BYTES (4096*2)
35
Jacky Bai07ed02c2020-06-03 14:28:45 +080036static const mmap_region_t imx_mmap[] = {
37 GIC_MAP, AIPS_MAP, OCRAM_S_MAP, DDRC_MAP,
Andrey Zhizhikinde4f6a52022-09-26 22:48:56 +020038 NOC_MAP, CAAM_RAM_MAP, NS_OCRAM_MAP,
39 ROM_MAP, DRAM_MAP,
40 {0},
Jacky Bai07ed02c2020-06-03 14:28:45 +080041};
42
43static const struct aipstz_cfg aipstz[] = {
44 {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
45 {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
46 {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
47 {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
48 {0},
49};
50
51static const struct imx_rdc_cfg rdc[] = {
52 /* Master domain assignment */
Jacky Bai0e400552022-03-14 17:14:26 +080053 RDC_MDAn(RDC_MDA_M7, DID1),
Jacky Bai07ed02c2020-06-03 14:28:45 +080054
55 /* peripherals domain permission */
Jacky Bai0e400552022-03-14 17:14:26 +080056 RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
Jacky Bai07ed02c2020-06-03 14:28:45 +080057
58 /* memory region */
59
60 /* Sentinel */
61 {0},
62};
63
Jacky Bai3c3c2682020-01-07 14:53:54 +080064static const struct imx_csu_cfg csu_cfg[] = {
65 /* peripherals csl setting */
Stefan Kerkmannf90c6c52024-03-04 11:58:35 +010066 CSU_CSLx(CSU_CSL_OCRAM, CSU_SEC_LEVEL_2, LOCKED),
67 CSU_CSLx(CSU_CSL_OCRAM_S, CSU_SEC_LEVEL_2, LOCKED),
68 CSU_CSLx(CSU_CSL_RDC, CSU_SEC_LEVEL_3, LOCKED),
69 CSU_CSLx(CSU_CSL_TZASC, CSU_SEC_LEVEL_5, LOCKED),
70 CSU_CSLx(CSU_CSL_CSU, CSU_SEC_LEVEL_5, LOCKED),
Jacky Bai3c3c2682020-01-07 14:53:54 +080071
72 /* master HP0~1 */
73
74 /* SA setting */
Stefan Kerkmann29d68562024-03-04 11:54:37 +010075 CSU_SA(CSU_SA_M7, NON_SEC_ACCESS, LOCKED),
76 CSU_SA(CSU_SA_SDMA1, NON_SEC_ACCESS, LOCKED),
77 CSU_SA(CSU_SA_PCIE_CTRL1, NON_SEC_ACCESS, LOCKED),
78 CSU_SA(CSU_SA_USB1, NON_SEC_ACCESS, LOCKED),
79 CSU_SA(CSU_SA_USB2, NON_SEC_ACCESS, LOCKED),
80 CSU_SA(CSU_SA_APB_HDMA, NON_SEC_ACCESS, LOCKED),
81 CSU_SA(CSU_SA_ENET1, NON_SEC_ACCESS, LOCKED),
82 CSU_SA(CSU_SA_USDHC1, NON_SEC_ACCESS, LOCKED),
83 CSU_SA(CSU_SA_USDHC2, NON_SEC_ACCESS, LOCKED),
84 CSU_SA(CSU_SA_USDHC3, NON_SEC_ACCESS, LOCKED),
85 CSU_SA(CSU_SA_HUGO, NON_SEC_ACCESS, LOCKED),
86 CSU_SA(CSU_SA_DAP, NON_SEC_ACCESS, LOCKED),
87 CSU_SA(CSU_SA_SDMA2, NON_SEC_ACCESS, LOCKED),
88 CSU_SA(CSU_SA_SDMA3, NON_SEC_ACCESS, LOCKED),
89 CSU_SA(CSU_SA_LCDIF1, NON_SEC_ACCESS, LOCKED),
90 CSU_SA(CSU_SA_ISI, NON_SEC_ACCESS, LOCKED),
91 CSU_SA(CSU_SA_NPU, NON_SEC_ACCESS, LOCKED),
92 CSU_SA(CSU_SA_LCDIF2, NON_SEC_ACCESS, LOCKED),
93 CSU_SA(CSU_SA_HDMI_TX, NON_SEC_ACCESS, LOCKED),
94 CSU_SA(CSU_SA_ENET2, NON_SEC_ACCESS, LOCKED),
95 CSU_SA(CSU_SA_GPU3D, NON_SEC_ACCESS, LOCKED),
96 CSU_SA(CSU_SA_GPU2D, NON_SEC_ACCESS, LOCKED),
97 CSU_SA(CSU_SA_VPU_G1, NON_SEC_ACCESS, LOCKED),
98 CSU_SA(CSU_SA_VPU_G2, NON_SEC_ACCESS, LOCKED),
99 CSU_SA(CSU_SA_VPU_VC8000E, NON_SEC_ACCESS, LOCKED),
100 CSU_SA(CSU_SA_AUDIO_EDMA, NON_SEC_ACCESS, LOCKED),
101 CSU_SA(CSU_SA_ISP1, NON_SEC_ACCESS, LOCKED),
102 CSU_SA(CSU_SA_ISP2, NON_SEC_ACCESS, LOCKED),
103 CSU_SA(CSU_SA_DEWARP, NON_SEC_ACCESS, LOCKED),
104 CSU_SA(CSU_SA_GIC500, NON_SEC_ACCESS, LOCKED),
Jacky Bai3c3c2682020-01-07 14:53:54 +0800105
106 /* HP control setting */
107
108 /* Sentinel */
109 {0}
110};
111
Jacky Bai07ed02c2020-06-03 14:28:45 +0800112static entry_point_info_t bl32_image_ep_info;
113static entry_point_info_t bl33_image_ep_info;
114
115/* get SPSR for BL33 entry */
116static uint32_t get_spsr_for_bl33_entry(void)
117{
118 unsigned long el_status;
119 unsigned long mode;
120 uint32_t spsr;
121
122 /* figure out what mode we enter the non-secure world */
123 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
124 el_status &= ID_AA64PFR0_ELX_MASK;
125
126 mode = (el_status) ? MODE_EL2 : MODE_EL1;
127
128 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
129 return spsr;
130}
131
132static void bl31_tzc380_setup(void)
133{
134 unsigned int val;
135
136 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
137 if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
138 return;
139
140 tzc380_init(IMX_TZASC_BASE);
141
142 /*
143 * Need to substact offset 0x40000000 from CPU address when
144 * programming tzasc region for i.mx8mp.
145 */
146
147 /* Enable 1G-5G S/NS RW */
148 tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
149 TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
150}
151
152void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
153 u_register_t arg2, u_register_t arg3)
154{
Marco Felsch409eb8b2023-08-02 08:11:35 +0200155 unsigned int console_base = IMX_BOOT_UART_BASE;
Jacky Bai07ed02c2020-06-03 14:28:45 +0800156 static console_t console;
Jacky Baif1d011c2021-04-16 14:31:09 +0800157 unsigned int val;
Jacky Bai07ed02c2020-06-03 14:28:45 +0800158 unsigned int i;
159
160 /* Enable CSU NS access permission */
161 for (i = 0; i < 64; i++) {
162 mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
163 }
164
165 imx_aipstz_init(aipstz);
166
167 imx_rdc_init(rdc);
168
Jacky Bai3c3c2682020-01-07 14:53:54 +0800169 imx_csu_init(csu_cfg);
170
171 /* config the ocram memory range for secure access */
Jacky Baif1d011c2021-04-16 14:31:09 +0800172 mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, 0x4E1);
173 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x2c);
174 mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, val | 0x3DFF0000);
Jacky Bai3c3c2682020-01-07 14:53:54 +0800175
Marco Felsch76401342023-07-24 15:05:58 +0200176 if (console_base == 0U) {
177 console_base = imx8m_uart_get_base();
178 }
179
180 console_imx_uart_register(console_base, IMX_BOOT_UART_CLK_IN_HZ,
Jacky Bai07ed02c2020-06-03 14:28:45 +0800181 IMX_CONSOLE_BAUDRATE, &console);
182 /* This console is only used for boot stage */
183 console_set_scope(&console, CONSOLE_FLAG_BOOT);
184
Andrey Zhizhikin6651ef82022-09-19 20:49:16 +0200185 imx8m_caam_init();
186
Jacky Bai07ed02c2020-06-03 14:28:45 +0800187 /*
188 * tell BL3-1 where the non-secure software image is located
189 * and the entry state information.
190 */
191 bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
192 bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
193 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
194
Jacky Bai26f9f882020-09-09 16:23:32 +0800195#if defined(SPD_opteed) || defined(SPD_trusty)
Jacky Bai07ed02c2020-06-03 14:28:45 +0800196 /* Populate entry point information for BL32 */
197 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
198 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
199 bl32_image_ep_info.pc = BL32_BASE;
200 bl32_image_ep_info.spsr = 0;
201
202 /* Pass TEE base and size to bl33 */
203 bl33_image_ep_info.args.arg1 = BL32_BASE;
204 bl33_image_ep_info.args.arg2 = BL32_SIZE;
Jacky Bai26f9f882020-09-09 16:23:32 +0800205
206#ifdef SPD_trusty
207 bl32_image_ep_info.args.arg0 = BL32_SIZE;
208 bl32_image_ep_info.args.arg1 = BL32_BASE;
Jacky Bai9168b462020-03-27 20:28:19 +0800209#else
210 /* Make sure memory is clean */
211 mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
212 bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
213 bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
Jacky Bai26f9f882020-09-09 16:23:32 +0800214#endif
Jacky Bai07ed02c2020-06-03 14:28:45 +0800215#endif
216
Marco Felsch2d6c08f2023-09-05 17:15:35 +0200217#if !defined(SPD_opteed) && !defined(SPD_trusty)
218 enable_snvs_privileged_access();
219#endif
220
Jacky Bai07ed02c2020-06-03 14:28:45 +0800221 bl31_tzc380_setup();
222}
223
Marco Felscha61cd1e2022-07-01 15:44:09 +0200224#define MAP_BL31_TOTAL \
Marco Felsch350d6d52022-07-01 15:55:30 +0200225 MAP_REGION_FLAT(BL31_START, BL31_SIZE, MT_MEMORY | MT_RW | MT_SECURE)
Marco Felscha61cd1e2022-07-01 15:44:09 +0200226#define MAP_BL31_RO \
227 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE)
228#define MAP_COHERENT_MEM \
229 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, \
230 MT_DEVICE | MT_RW | MT_SECURE)
231#define MAP_BL32_TOTAL \
232 MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW)
233
Jacky Bai07ed02c2020-06-03 14:28:45 +0800234void bl31_plat_arch_setup(void)
235{
Marco Felscha61cd1e2022-07-01 15:44:09 +0200236 const mmap_region_t bl_regions[] = {
237 MAP_BL31_TOTAL,
238 MAP_BL31_RO,
Jacky Bai07ed02c2020-06-03 14:28:45 +0800239#if USE_COHERENT_MEM
Marco Felscha61cd1e2022-07-01 15:44:09 +0200240 MAP_COHERENT_MEM,
Jacky Bai07ed02c2020-06-03 14:28:45 +0800241#endif
Marco Felschc6999d22023-09-06 16:07:37 +0200242#if defined(SPD_opteed) || defined(SPD_trusty)
Marco Felscha61cd1e2022-07-01 15:44:09 +0200243 /* Map TEE memory */
244 MAP_BL32_TOTAL,
Marco Felschc6999d22023-09-06 16:07:37 +0200245#endif
Marco Felscha61cd1e2022-07-01 15:44:09 +0200246 {0}
247 };
Jacky Bai26f9f882020-09-09 16:23:32 +0800248
Marco Felsch150a9152022-07-01 15:50:05 +0200249 setup_page_tables(bl_regions, imx_mmap);
Jacky Bai07ed02c2020-06-03 14:28:45 +0800250 enable_mmu_el3(0);
251}
252
253void bl31_platform_setup(void)
254{
255 generic_delay_timer_init();
256
257 /* select the CKIL source to 32K OSC */
258 mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
259
Jacky Bai9a6f62f2019-11-25 14:43:26 +0800260 /* Init the dram info */
261 dram_info_init(SAVED_DRAM_TIMING_BASE);
262
Jacky Bai07ed02c2020-06-03 14:28:45 +0800263 plat_gic_driver_init();
264 plat_gic_init();
265
266 imx_gpc_init();
267}
268
269entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
270{
271 if (type == NON_SECURE) {
272 return &bl33_image_ep_info;
273 }
274
275 if (type == SECURE) {
276 return &bl32_image_ep_info;
277 }
278
279 return NULL;
280}
281
282unsigned int plat_get_syscnt_freq2(void)
283{
284 return COUNTER_FREQUENCY;
285}
Jacky Bai26f9f882020-09-09 16:23:32 +0800286
287#ifdef SPD_trusty
288void plat_trusty_set_boot_args(aapcs64_params_t *args)
289{
290 args->arg0 = BL32_SIZE;
291 args->arg1 = BL32_BASE;
292 args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
293}
294#endif