blob: 70dd8c857977cb852914c973cd74d08c82fe600b [file] [log] [blame]
Jacky Bai07ed02c2020-06-03 14:28:45 +08001/*
Jacky Bai0e400552022-03-14 17:14:26 +08002 * Copyright 2020-2022 NXP
Jacky Bai07ed02c2020-06-03 14:28:45 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <stdbool.h>
9
10#include <arch_helpers.h>
11#include <common/bl_common.h>
12#include <common/debug.h>
13#include <context.h>
14#include <drivers/arm/tzc380.h>
15#include <drivers/console.h>
16#include <drivers/generic_delay_timer.h>
17#include <lib/el3_runtime/context_mgmt.h>
18#include <lib/mmio.h>
19#include <lib/xlat_tables/xlat_tables_v2.h>
20#include <plat/common/platform.h>
21
Jacky Bai9a6f62f2019-11-25 14:43:26 +080022#include <dram.h>
Jacky Bai07ed02c2020-06-03 14:28:45 +080023#include <gpc.h>
24#include <imx_aipstz.h>
25#include <imx_uart.h>
26#include <imx_rdc.h>
27#include <imx8m_caam.h>
Jacky Bai3c3c2682020-01-07 14:53:54 +080028#include <imx8m_csu.h>
Jacky Bai07ed02c2020-06-03 14:28:45 +080029#include <platform_def.h>
30#include <plat_imx8.h>
31
Jacky Bai26f9f882020-09-09 16:23:32 +080032#define TRUSTY_PARAMS_LEN_BYTES (4096*2)
33
Jacky Bai07ed02c2020-06-03 14:28:45 +080034static const mmap_region_t imx_mmap[] = {
35 GIC_MAP, AIPS_MAP, OCRAM_S_MAP, DDRC_MAP,
Andrey Zhizhikinde4f6a52022-09-26 22:48:56 +020036 NOC_MAP, CAAM_RAM_MAP, NS_OCRAM_MAP,
37 ROM_MAP, DRAM_MAP,
38 {0},
Jacky Bai07ed02c2020-06-03 14:28:45 +080039};
40
41static const struct aipstz_cfg aipstz[] = {
42 {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
43 {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
44 {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
45 {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
46 {0},
47};
48
49static const struct imx_rdc_cfg rdc[] = {
50 /* Master domain assignment */
Jacky Bai0e400552022-03-14 17:14:26 +080051 RDC_MDAn(RDC_MDA_M7, DID1),
Jacky Bai07ed02c2020-06-03 14:28:45 +080052
53 /* peripherals domain permission */
Jacky Bai0e400552022-03-14 17:14:26 +080054 RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
Jacky Bai07ed02c2020-06-03 14:28:45 +080055
56 /* memory region */
57
58 /* Sentinel */
59 {0},
60};
61
Jacky Bai3c3c2682020-01-07 14:53:54 +080062static const struct imx_csu_cfg csu_cfg[] = {
63 /* peripherals csl setting */
64 CSU_CSLx(CSU_CSL_OCRAM, CSU_SEC_LEVEL_2, UNLOCKED),
65 CSU_CSLx(CSU_CSL_OCRAM_S, CSU_SEC_LEVEL_2, UNLOCKED),
66
67 /* master HP0~1 */
68
69 /* SA setting */
70
71 /* HP control setting */
72
73 /* Sentinel */
74 {0}
75};
76
Jacky Bai07ed02c2020-06-03 14:28:45 +080077static entry_point_info_t bl32_image_ep_info;
78static entry_point_info_t bl33_image_ep_info;
79
80/* get SPSR for BL33 entry */
81static uint32_t get_spsr_for_bl33_entry(void)
82{
83 unsigned long el_status;
84 unsigned long mode;
85 uint32_t spsr;
86
87 /* figure out what mode we enter the non-secure world */
88 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
89 el_status &= ID_AA64PFR0_ELX_MASK;
90
91 mode = (el_status) ? MODE_EL2 : MODE_EL1;
92
93 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
94 return spsr;
95}
96
97static void bl31_tzc380_setup(void)
98{
99 unsigned int val;
100
101 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
102 if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
103 return;
104
105 tzc380_init(IMX_TZASC_BASE);
106
107 /*
108 * Need to substact offset 0x40000000 from CPU address when
109 * programming tzasc region for i.mx8mp.
110 */
111
112 /* Enable 1G-5G S/NS RW */
113 tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
114 TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
115}
116
117void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
118 u_register_t arg2, u_register_t arg3)
119{
120 static console_t console;
Jacky Baif1d011c2021-04-16 14:31:09 +0800121 unsigned int val;
Jacky Bai07ed02c2020-06-03 14:28:45 +0800122 unsigned int i;
123
124 /* Enable CSU NS access permission */
125 for (i = 0; i < 64; i++) {
126 mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
127 }
128
129 imx_aipstz_init(aipstz);
130
131 imx_rdc_init(rdc);
132
Jacky Bai3c3c2682020-01-07 14:53:54 +0800133 imx_csu_init(csu_cfg);
134
135 /* config the ocram memory range for secure access */
Jacky Baif1d011c2021-04-16 14:31:09 +0800136 mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, 0x4E1);
137 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x2c);
138 mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, val | 0x3DFF0000);
Jacky Bai3c3c2682020-01-07 14:53:54 +0800139
Jacky Bai07ed02c2020-06-03 14:28:45 +0800140 console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
141 IMX_CONSOLE_BAUDRATE, &console);
142 /* This console is only used for boot stage */
143 console_set_scope(&console, CONSOLE_FLAG_BOOT);
144
Andrey Zhizhikin6651ef82022-09-19 20:49:16 +0200145 imx8m_caam_init();
146
Jacky Bai07ed02c2020-06-03 14:28:45 +0800147 /*
148 * tell BL3-1 where the non-secure software image is located
149 * and the entry state information.
150 */
151 bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
152 bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
153 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
154
Jacky Bai26f9f882020-09-09 16:23:32 +0800155#if defined(SPD_opteed) || defined(SPD_trusty)
Jacky Bai07ed02c2020-06-03 14:28:45 +0800156 /* Populate entry point information for BL32 */
157 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
158 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
159 bl32_image_ep_info.pc = BL32_BASE;
160 bl32_image_ep_info.spsr = 0;
161
162 /* Pass TEE base and size to bl33 */
163 bl33_image_ep_info.args.arg1 = BL32_BASE;
164 bl33_image_ep_info.args.arg2 = BL32_SIZE;
Jacky Bai26f9f882020-09-09 16:23:32 +0800165
166#ifdef SPD_trusty
167 bl32_image_ep_info.args.arg0 = BL32_SIZE;
168 bl32_image_ep_info.args.arg1 = BL32_BASE;
Jacky Bai9168b462020-03-27 20:28:19 +0800169#else
170 /* Make sure memory is clean */
171 mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
172 bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
173 bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
Jacky Bai26f9f882020-09-09 16:23:32 +0800174#endif
Jacky Bai07ed02c2020-06-03 14:28:45 +0800175#endif
176
177 bl31_tzc380_setup();
178}
179
180void bl31_plat_arch_setup(void)
181{
182 mmap_add_region(BL31_BASE, BL31_BASE, (BL31_LIMIT - BL31_BASE),
183 MT_MEMORY | MT_RW | MT_SECURE);
184 mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, (BL_CODE_END - BL_CODE_BASE),
185 MT_MEMORY | MT_RO | MT_SECURE);
186#if USE_COHERENT_MEM
187 mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE,
188 (BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE),
189 MT_DEVICE | MT_RW | MT_SECURE);
190#endif
Jacky Bai26f9f882020-09-09 16:23:32 +0800191
192 /* Map TEE memory */
193 mmap_add_region(BL32_BASE, BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW);
194
Jacky Bai07ed02c2020-06-03 14:28:45 +0800195 mmap_add(imx_mmap);
196
197 init_xlat_tables();
198
199 enable_mmu_el3(0);
200}
201
202void bl31_platform_setup(void)
203{
204 generic_delay_timer_init();
205
206 /* select the CKIL source to 32K OSC */
207 mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
208
Jacky Bai9a6f62f2019-11-25 14:43:26 +0800209 /* Init the dram info */
210 dram_info_init(SAVED_DRAM_TIMING_BASE);
211
Jacky Bai07ed02c2020-06-03 14:28:45 +0800212 plat_gic_driver_init();
213 plat_gic_init();
214
215 imx_gpc_init();
216}
217
218entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
219{
220 if (type == NON_SECURE) {
221 return &bl33_image_ep_info;
222 }
223
224 if (type == SECURE) {
225 return &bl32_image_ep_info;
226 }
227
228 return NULL;
229}
230
231unsigned int plat_get_syscnt_freq2(void)
232{
233 return COUNTER_FREQUENCY;
234}
Jacky Bai26f9f882020-09-09 16:23:32 +0800235
236#ifdef SPD_trusty
237void plat_trusty_set_boot_args(aapcs64_params_t *args)
238{
239 args->arg0 = BL32_SIZE;
240 args->arg1 = BL32_BASE;
241 args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
242}
243#endif