blob: 43fa064630b0f30ed5ada257585546a132f39a0b [file] [log] [blame]
Jacky Bai07ed02c2020-06-03 14:28:45 +08001/*
Jacky Bai0e400552022-03-14 17:14:26 +08002 * Copyright 2020-2022 NXP
Jacky Bai07ed02c2020-06-03 14:28:45 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <stdbool.h>
9
10#include <arch_helpers.h>
11#include <common/bl_common.h>
12#include <common/debug.h>
13#include <context.h>
14#include <drivers/arm/tzc380.h>
15#include <drivers/console.h>
16#include <drivers/generic_delay_timer.h>
17#include <lib/el3_runtime/context_mgmt.h>
18#include <lib/mmio.h>
19#include <lib/xlat_tables/xlat_tables_v2.h>
20#include <plat/common/platform.h>
21
Jacky Bai9a6f62f2019-11-25 14:43:26 +080022#include <dram.h>
Jacky Bai07ed02c2020-06-03 14:28:45 +080023#include <gpc.h>
24#include <imx_aipstz.h>
25#include <imx_uart.h>
26#include <imx_rdc.h>
27#include <imx8m_caam.h>
Marco Felsch76401342023-07-24 15:05:58 +020028#include <imx8m_ccm.h>
Jacky Bai3c3c2682020-01-07 14:53:54 +080029#include <imx8m_csu.h>
Marco Felsch2d6c08f2023-09-05 17:15:35 +020030#include <imx8m_snvs.h>
Jacky Bai07ed02c2020-06-03 14:28:45 +080031#include <platform_def.h>
32#include <plat_imx8.h>
33
Jacky Bai26f9f882020-09-09 16:23:32 +080034#define TRUSTY_PARAMS_LEN_BYTES (4096*2)
35
Jacky Bai07ed02c2020-06-03 14:28:45 +080036static const mmap_region_t imx_mmap[] = {
37 GIC_MAP, AIPS_MAP, OCRAM_S_MAP, DDRC_MAP,
Andrey Zhizhikinde4f6a52022-09-26 22:48:56 +020038 NOC_MAP, CAAM_RAM_MAP, NS_OCRAM_MAP,
39 ROM_MAP, DRAM_MAP,
40 {0},
Jacky Bai07ed02c2020-06-03 14:28:45 +080041};
42
43static const struct aipstz_cfg aipstz[] = {
44 {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
45 {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
46 {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
47 {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
48 {0},
49};
50
51static const struct imx_rdc_cfg rdc[] = {
52 /* Master domain assignment */
Jacky Bai0e400552022-03-14 17:14:26 +080053 RDC_MDAn(RDC_MDA_M7, DID1),
Jacky Bai07ed02c2020-06-03 14:28:45 +080054
55 /* peripherals domain permission */
Jacky Bai0e400552022-03-14 17:14:26 +080056 RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
Jacky Bai07ed02c2020-06-03 14:28:45 +080057
58 /* memory region */
59
60 /* Sentinel */
61 {0},
62};
63
Jacky Bai3c3c2682020-01-07 14:53:54 +080064static const struct imx_csu_cfg csu_cfg[] = {
65 /* peripherals csl setting */
66 CSU_CSLx(CSU_CSL_OCRAM, CSU_SEC_LEVEL_2, UNLOCKED),
67 CSU_CSLx(CSU_CSL_OCRAM_S, CSU_SEC_LEVEL_2, UNLOCKED),
68
69 /* master HP0~1 */
70
71 /* SA setting */
72
73 /* HP control setting */
74
75 /* Sentinel */
76 {0}
77};
78
Jacky Bai07ed02c2020-06-03 14:28:45 +080079static entry_point_info_t bl32_image_ep_info;
80static entry_point_info_t bl33_image_ep_info;
81
82/* get SPSR for BL33 entry */
83static uint32_t get_spsr_for_bl33_entry(void)
84{
85 unsigned long el_status;
86 unsigned long mode;
87 uint32_t spsr;
88
89 /* figure out what mode we enter the non-secure world */
90 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
91 el_status &= ID_AA64PFR0_ELX_MASK;
92
93 mode = (el_status) ? MODE_EL2 : MODE_EL1;
94
95 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
96 return spsr;
97}
98
99static void bl31_tzc380_setup(void)
100{
101 unsigned int val;
102
103 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
104 if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
105 return;
106
107 tzc380_init(IMX_TZASC_BASE);
108
109 /*
110 * Need to substact offset 0x40000000 from CPU address when
111 * programming tzasc region for i.mx8mp.
112 */
113
114 /* Enable 1G-5G S/NS RW */
115 tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
116 TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
117}
118
119void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
120 u_register_t arg2, u_register_t arg3)
121{
Marco Felsch409eb8b2023-08-02 08:11:35 +0200122 unsigned int console_base = IMX_BOOT_UART_BASE;
Jacky Bai07ed02c2020-06-03 14:28:45 +0800123 static console_t console;
Jacky Baif1d011c2021-04-16 14:31:09 +0800124 unsigned int val;
Jacky Bai07ed02c2020-06-03 14:28:45 +0800125 unsigned int i;
126
127 /* Enable CSU NS access permission */
128 for (i = 0; i < 64; i++) {
129 mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
130 }
131
132 imx_aipstz_init(aipstz);
133
134 imx_rdc_init(rdc);
135
Jacky Bai3c3c2682020-01-07 14:53:54 +0800136 imx_csu_init(csu_cfg);
137
138 /* config the ocram memory range for secure access */
Jacky Baif1d011c2021-04-16 14:31:09 +0800139 mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, 0x4E1);
140 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x2c);
141 mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, val | 0x3DFF0000);
Jacky Bai3c3c2682020-01-07 14:53:54 +0800142
Marco Felsch76401342023-07-24 15:05:58 +0200143 if (console_base == 0U) {
144 console_base = imx8m_uart_get_base();
145 }
146
147 console_imx_uart_register(console_base, IMX_BOOT_UART_CLK_IN_HZ,
Jacky Bai07ed02c2020-06-03 14:28:45 +0800148 IMX_CONSOLE_BAUDRATE, &console);
149 /* This console is only used for boot stage */
150 console_set_scope(&console, CONSOLE_FLAG_BOOT);
151
Andrey Zhizhikin6651ef82022-09-19 20:49:16 +0200152 imx8m_caam_init();
153
Jacky Bai07ed02c2020-06-03 14:28:45 +0800154 /*
155 * tell BL3-1 where the non-secure software image is located
156 * and the entry state information.
157 */
158 bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
159 bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
160 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
161
Jacky Bai26f9f882020-09-09 16:23:32 +0800162#if defined(SPD_opteed) || defined(SPD_trusty)
Jacky Bai07ed02c2020-06-03 14:28:45 +0800163 /* Populate entry point information for BL32 */
164 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
165 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
166 bl32_image_ep_info.pc = BL32_BASE;
167 bl32_image_ep_info.spsr = 0;
168
169 /* Pass TEE base and size to bl33 */
170 bl33_image_ep_info.args.arg1 = BL32_BASE;
171 bl33_image_ep_info.args.arg2 = BL32_SIZE;
Jacky Bai26f9f882020-09-09 16:23:32 +0800172
173#ifdef SPD_trusty
174 bl32_image_ep_info.args.arg0 = BL32_SIZE;
175 bl32_image_ep_info.args.arg1 = BL32_BASE;
Jacky Bai9168b462020-03-27 20:28:19 +0800176#else
177 /* Make sure memory is clean */
178 mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
179 bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
180 bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
Jacky Bai26f9f882020-09-09 16:23:32 +0800181#endif
Jacky Bai07ed02c2020-06-03 14:28:45 +0800182#endif
183
Marco Felsch2d6c08f2023-09-05 17:15:35 +0200184#if !defined(SPD_opteed) && !defined(SPD_trusty)
185 enable_snvs_privileged_access();
186#endif
187
Jacky Bai07ed02c2020-06-03 14:28:45 +0800188 bl31_tzc380_setup();
189}
190
Marco Felscha61cd1e2022-07-01 15:44:09 +0200191#define MAP_BL31_TOTAL \
Marco Felsch350d6d52022-07-01 15:55:30 +0200192 MAP_REGION_FLAT(BL31_START, BL31_SIZE, MT_MEMORY | MT_RW | MT_SECURE)
Marco Felscha61cd1e2022-07-01 15:44:09 +0200193#define MAP_BL31_RO \
194 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE)
195#define MAP_COHERENT_MEM \
196 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, \
197 MT_DEVICE | MT_RW | MT_SECURE)
198#define MAP_BL32_TOTAL \
199 MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW)
200
Jacky Bai07ed02c2020-06-03 14:28:45 +0800201void bl31_plat_arch_setup(void)
202{
Marco Felscha61cd1e2022-07-01 15:44:09 +0200203 const mmap_region_t bl_regions[] = {
204 MAP_BL31_TOTAL,
205 MAP_BL31_RO,
Jacky Bai07ed02c2020-06-03 14:28:45 +0800206#if USE_COHERENT_MEM
Marco Felscha61cd1e2022-07-01 15:44:09 +0200207 MAP_COHERENT_MEM,
Jacky Bai07ed02c2020-06-03 14:28:45 +0800208#endif
Marco Felschc6999d22023-09-06 16:07:37 +0200209#if defined(SPD_opteed) || defined(SPD_trusty)
Marco Felscha61cd1e2022-07-01 15:44:09 +0200210 /* Map TEE memory */
211 MAP_BL32_TOTAL,
Marco Felschc6999d22023-09-06 16:07:37 +0200212#endif
Marco Felscha61cd1e2022-07-01 15:44:09 +0200213 {0}
214 };
Jacky Bai26f9f882020-09-09 16:23:32 +0800215
Marco Felsch150a9152022-07-01 15:50:05 +0200216 setup_page_tables(bl_regions, imx_mmap);
Jacky Bai07ed02c2020-06-03 14:28:45 +0800217 enable_mmu_el3(0);
218}
219
220void bl31_platform_setup(void)
221{
222 generic_delay_timer_init();
223
224 /* select the CKIL source to 32K OSC */
225 mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
226
Jacky Bai9a6f62f2019-11-25 14:43:26 +0800227 /* Init the dram info */
228 dram_info_init(SAVED_DRAM_TIMING_BASE);
229
Jacky Bai07ed02c2020-06-03 14:28:45 +0800230 plat_gic_driver_init();
231 plat_gic_init();
232
233 imx_gpc_init();
234}
235
236entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
237{
238 if (type == NON_SECURE) {
239 return &bl33_image_ep_info;
240 }
241
242 if (type == SECURE) {
243 return &bl32_image_ep_info;
244 }
245
246 return NULL;
247}
248
249unsigned int plat_get_syscnt_freq2(void)
250{
251 return COUNTER_FREQUENCY;
252}
Jacky Bai26f9f882020-09-09 16:23:32 +0800253
254#ifdef SPD_trusty
255void plat_trusty_set_boot_args(aapcs64_params_t *args)
256{
257 args->arg0 = BL32_SIZE;
258 args->arg1 = BL32_BASE;
259 args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
260}
261#endif