blob: 3f71d7355ecc3b0711b0180512dc42b313a1afb8 [file] [log] [blame]
Sandrine Bailleux798140d2014-07-17 16:06:39 +01001/*
Summer Qin13b95c22018-03-02 15:51:14 +08002 * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux798140d2014-07-17 16:06:39 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Sandrine Bailleux798140d2014-07-17 16:06:39 +01005 */
6
7#ifndef __PLATFORM_DEF_H__
8#define __PLATFORM_DEF_H__
9
Roberto Vargas550eb082018-01-05 16:00:05 +000010/* Enable the dynamic translation tables library. */
11#ifdef AARCH32
12# if defined(IMAGE_BL32) && RESET_TO_SP_MIN
13# define PLAT_XLAT_TABLES_DYNAMIC 1
14# endif
15#else
16# if defined(IMAGE_BL31) && RESET_TO_BL31
17# define PLAT_XLAT_TABLES_DYNAMIC 1
18# endif
19#endif /* AARCH32 */
20
21
Dan Handley7bef8002015-03-19 19:22:44 +000022#include <arm_def.h>
23#include <board_arm_def.h>
24#include <board_css_def.h>
25#include <common_def.h>
26#include <css_def.h>
Qixiang Xude431b12017-10-13 09:23:42 +080027#if TRUSTED_BOARD_BOOT
28#include <mbedtls_config.h>
29#endif
Dan Handley7bef8002015-03-19 19:22:44 +000030#include <soc_css_def.h>
31#include <tzc400.h>
32#include <v2m_def.h>
Sandrine Bailleux1fe43362014-07-17 09:56:29 +010033#include "../juno_def.h"
Sandrine Bailleux798140d2014-07-17 16:06:39 +010034
Soby Mathew47e43f22016-02-01 14:04:34 +000035/* Required platform porting definitions */
Soby Mathewa869de12015-05-08 10:18:59 +010036/* Juno supports system power domain */
37#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
38#define PLAT_NUM_PWR_DOMAINS (ARM_SYSTEM_COUNT + \
Soby Mathew47e43f22016-02-01 14:04:34 +000039 JUNO_CLUSTER_COUNT + \
Soby Mathewa869de12015-05-08 10:18:59 +010040 PLATFORM_CORE_COUNT)
Soby Mathew47e43f22016-02-01 14:04:34 +000041#define PLATFORM_CORE_COUNT (JUNO_CLUSTER0_CORE_COUNT + \
42 JUNO_CLUSTER1_CORE_COUNT)
43
Soby Mathew7e4d6652017-05-10 11:50:30 +010044/* Cryptocell HW Base address */
45#define PLAT_CRYPTOCELL_BASE 0x60050000
46
Juan Castillo6ba59eb2014-11-07 09:44:58 +000047/*
Soby Mathewa869de12015-05-08 10:18:59 +010048 * Other platform porting definitions are provided by included headers
Juan Castillo6ba59eb2014-11-07 09:44:58 +000049 */
Sandrine Bailleux798140d2014-07-17 16:06:39 +010050
Juan Castillo6ba59eb2014-11-07 09:44:58 +000051/*
Dan Handley7bef8002015-03-19 19:22:44 +000052 * Required ARM standard platform porting definitions
Juan Castillo6ba59eb2014-11-07 09:44:58 +000053 */
Soby Mathew47e43f22016-02-01 14:04:34 +000054#define PLAT_ARM_CLUSTER_COUNT JUNO_CLUSTER_COUNT
Sandrine Bailleux798140d2014-07-17 16:06:39 +010055
Dan Handley7bef8002015-03-19 19:22:44 +000056/* Use the bypass address */
57#define PLAT_ARM_TRUSTED_ROM_BASE V2M_FLASH0_BASE + BL1_ROM_BYPASS_OFFSET
Sandrine Bailleux798140d2014-07-17 16:06:39 +010058
Chris Kay42fbdfc2018-05-10 14:27:45 +010059#define NSRAM_BASE 0x2e000000
60#define NSRAM_SIZE 0x00008000 /* 32KB */
61
Roberto Vargas550eb082018-01-05 16:00:05 +000062/* virtual address used by dynamic mem_protect for chunk_base */
63#define PLAT_ARM_MEM_PROTEC_VA_FRAME 0xc0000000
64
Juan Castillo6ba59eb2014-11-07 09:44:58 +000065/*
Dan Handley7bef8002015-03-19 19:22:44 +000066 * Actual ROM size on Juno is 64 KB, but TBB currently requires at least 80 KB
67 * in debug mode. We can test TBB on Juno bypassing the ROM and using 128 KB of
68 * flash
Juan Castillo6ba59eb2014-11-07 09:44:58 +000069 */
Roberto Vargase3adc372018-05-23 09:27:06 +010070#define PLAT_ARM_MAX_ROMLIB_RO_SIZE 0
71
Dan Handley7bef8002015-03-19 19:22:44 +000072#if TRUSTED_BOARD_BOOT
73#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00020000
Juan Castillo921b8772014-09-05 17:29:38 +010074#else
Dan Handley7bef8002015-03-19 19:22:44 +000075#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00010000
76#endif /* TRUSTED_BOARD_BOOT */
Sandrine Bailleux798140d2014-07-17 16:06:39 +010077
Vikram Kanigirieade34c2016-01-20 15:57:35 +000078/*
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010079 * If ARM_BOARD_OPTIMISE_MEM=0 then Juno uses the default, unoptimised values
Vikram Kanigirieade34c2016-01-20 15:57:35 +000080 * defined for ARM development platforms.
81 */
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +010082#if ARM_BOARD_OPTIMISE_MEM
Vikram Kanigirieade34c2016-01-20 15:57:35 +000083/*
84 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
85 * plat_arm_mmap array defined for each BL stage.
86 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090087#ifdef IMAGE_BL1
Vikram Kanigirieade34c2016-01-20 15:57:35 +000088# define PLAT_ARM_MMAP_ENTRIES 7
89# define MAX_XLAT_TABLES 4
90#endif
91
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090092#ifdef IMAGE_BL2
Summer Qin9db8f2e2017-04-24 16:49:28 +010093#ifdef SPD_opteed
Roberto Vargasf8fda102017-08-08 11:27:20 +010094# define PLAT_ARM_MMAP_ENTRIES 11
Roberto Vargasa1c16b62017-08-03 09:16:43 +010095# define MAX_XLAT_TABLES 5
Summer Qin9db8f2e2017-04-24 16:49:28 +010096#else
Roberto Vargasf8fda102017-08-08 11:27:20 +010097# define PLAT_ARM_MMAP_ENTRIES 10
Vikram Kanigirieade34c2016-01-20 15:57:35 +000098# define MAX_XLAT_TABLES 4
Vikram Kanigirieade34c2016-01-20 15:57:35 +000099#endif
Summer Qin9db8f2e2017-04-24 16:49:28 +0100100#endif
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000101
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900102#ifdef IMAGE_BL2U
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100103# define PLAT_ARM_MMAP_ENTRIES 5
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000104# define MAX_XLAT_TABLES 3
105#endif
106
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900107#ifdef IMAGE_BL31
Roberto Vargasf8fda102017-08-08 11:27:20 +0100108# define PLAT_ARM_MMAP_ENTRIES 7
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100109# define MAX_XLAT_TABLES 3
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000110#endif
111
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900112#ifdef IMAGE_BL32
Roberto Vargas550eb082018-01-05 16:00:05 +0000113# define PLAT_ARM_MMAP_ENTRIES 6
Yatharth Kochar2694cba2016-11-14 12:00:41 +0000114# define MAX_XLAT_TABLES 4
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000115#endif
116
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100117/*
118 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
119 * plus a little space for growth.
120 */
121#if TRUSTED_BOARD_BOOT
Soby Mathewb5d78302018-06-07 15:23:39 +0100122# define PLAT_ARM_MAX_BL1_RW_SIZE 0xB000
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100123#else
124# define PLAT_ARM_MAX_BL1_RW_SIZE 0x6000
125#endif
126
127/*
Roberto Vargase3adc372018-05-23 09:27:06 +0100128 * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
129 */
130#if USE_ROMLIB
131#define PLAT_ARM_MAX_ROMLIB_RW_SIZE 0x1000
132#else
133#define PLAT_ARM_MAX_ROMLIB_RW_SIZE 0
134#endif
135
136/*
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100137 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
138 * little space for growth.
139 */
140#if TRUSTED_BOARD_BOOT
Qixiang Xude431b12017-10-13 09:23:42 +0800141#if TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_RSA_AND_ECDSA
Soby Mathewb5d78302018-06-07 15:23:39 +0100142# define PLAT_ARM_MAX_BL2_SIZE 0x1F000
Amit Daniel Kachhap4a8c7f92018-03-23 11:56:23 +0530143#elif TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_ECDSA
144# define PLAT_ARM_MAX_BL2_SIZE 0x1D000
Qixiang Xude431b12017-10-13 09:23:42 +0800145#else
Amit Daniel Kachhap4a8c7f92018-03-23 11:56:23 +0530146# define PLAT_ARM_MAX_BL2_SIZE 0x1C000
Qixiang Xude431b12017-10-13 09:23:42 +0800147#endif
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100148#else
Amit Daniel Kachhap4a8c7f92018-03-23 11:56:23 +0530149# define PLAT_ARM_MAX_BL2_SIZE 0xE000
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100150#endif
151
152/*
Soby Mathewaf14b462018-06-01 16:53:38 +0100153 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
154 * calculated using the current BL31 PROGBITS debug size plus the sizes of
155 * BL2 and BL1-RW. SCP_BL2 image is loaded into the space BL31 -> BL2_BASE.
156 * Hence the BL31 PROGBITS size should be >= PLAT_CSS_MAX_SCP_BL2_SIZE.
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100157 */
Soby Mathewaf14b462018-06-01 16:53:38 +0100158#define PLAT_ARM_MAX_BL31_SIZE 0x3E000
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100159
Soby Mathewbf169232017-11-14 14:10:10 +0000160#if JUNO_AARCH32_EL3_RUNTIME
161/*
Soby Mathewaf14b462018-06-01 16:53:38 +0100162 * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is
163 * calculated using the current BL32 PROGBITS debug size plus the sizes of
164 * BL2 and BL1-RW. SCP_BL2 image is loaded into the space BL32 -> BL2_BASE.
165 * Hence the BL32 PROGBITS size should be >= PLAT_CSS_MAX_SCP_BL2_SIZE.
Soby Mathewbf169232017-11-14 14:10:10 +0000166 */
Soby Mathewaf14b462018-06-01 16:53:38 +0100167#define PLAT_ARM_MAX_BL32_SIZE 0x3E000
Soby Mathewbf169232017-11-14 14:10:10 +0000168#endif
169
Soby Mathew39f9c162017-08-22 14:06:19 +0100170/*
171 * Since free SRAM space is scant, enable the ASSERTION message size
172 * optimization by fixing the PLAT_LOG_LEVEL_ASSERT to LOG_LEVEL_INFO (40).
173 */
174#define PLAT_LOG_LEVEL_ASSERT 40
175
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100176#endif /* ARM_BOARD_OPTIMISE_MEM */
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100177
Dan Handley7bef8002015-03-19 19:22:44 +0000178/* CCI related constants */
179#define PLAT_ARM_CCI_BASE 0x2c090000
180#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 4
181#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 3
Juan Castillo921b8772014-09-05 17:29:38 +0100182
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000183/* System timer related constants */
184#define PLAT_ARM_NSTIMER_FRAME_ID 1
185
Dan Handley7bef8002015-03-19 19:22:44 +0000186/* TZC related constants */
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000187#define PLAT_ARM_TZC_BASE 0x2a4a0000
Dan Handley7bef8002015-03-19 19:22:44 +0000188#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
189 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CCI400) | \
190 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_PCIE) | \
191 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD0) | \
192 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD1) | \
193 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_USB) | \
194 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_DMA330) | \
195 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_THINLINKS) | \
196 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_AP) | \
197 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_GPU) | \
198 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CORESIGHT))
Juan Castillo921b8772014-09-05 17:29:38 +0100199
Dan Handley7bef8002015-03-19 19:22:44 +0000200/*
201 * Required ARM CSS based platform porting definitions
202 */
Juan Castillo921b8772014-09-05 17:29:38 +0100203
Dan Handley7bef8002015-03-19 19:22:44 +0000204/* GIC related constants (no GICR in GIC-400) */
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000205#define PLAT_ARM_GICD_BASE 0x2c010000
206#define PLAT_ARM_GICC_BASE 0x2c02f000
207#define PLAT_ARM_GICH_BASE 0x2c04f000
208#define PLAT_ARM_GICV_BASE 0x2c06f000
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100209
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000210/* MHU related constants */
211#define PLAT_CSS_MHU_BASE 0x2b1f0000
212
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000213/*
Vikram Kanigiri72084192016-02-08 16:29:30 +0000214 * Base address of the first memory region used for communication between AP
215 * and SCP. Used by the BOM and SCPI protocols.
Soby Mathew1ced6b82017-06-12 12:37:10 +0100216 */
217#if !CSS_USE_SCMI_SDS_DRIVER
218/*
Vikram Kanigiri72084192016-02-08 16:29:30 +0000219 * Note that this is located at the same address as SCP_BOOT_CFG_ADDR, which
220 * means the SCP/AP configuration data gets overwritten when the AP initiates
221 * communication with the SCP. The configuration data is expected to be a
222 * 32-bit word on all CSS platforms. On Juno, part of this configuration is
223 * which CPU is the primary, according to the shift and mask definitions below.
224 */
225#define PLAT_CSS_SCP_COM_SHARED_MEM_BASE (ARM_TRUSTED_SRAM_BASE + 0x80)
226#define PLAT_CSS_PRIMARY_CPU_SHIFT 8
227#define PLAT_CSS_PRIMARY_CPU_BIT_WIDTH 4
Soby Mathew1ced6b82017-06-12 12:37:10 +0100228#endif
Vikram Kanigiri72084192016-02-08 16:29:30 +0000229
230/*
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100231 * PLAT_CSS_MAX_SCP_BL2_SIZE is calculated using the current
232 * SCP_BL2 size plus a little space for growth.
233 */
Soby Mathew8a473112017-06-13 17:59:17 +0100234#define PLAT_CSS_MAX_SCP_BL2_SIZE 0x14000
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100235
236/*
Yatharth Kochar8c0177f2016-11-11 13:57:50 +0000237 * PLAT_CSS_MAX_SCP_BL2U_SIZE is calculated using the current
238 * SCP_BL2U size plus a little space for growth.
239 */
Soby Mathew8a473112017-06-13 17:59:17 +0100240#define PLAT_CSS_MAX_SCP_BL2U_SIZE 0x14000
Yatharth Kochar8c0177f2016-11-11 13:57:50 +0000241
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100242#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
243 CSS_G1S_IRQ_PROPS(grp), \
244 ARM_G1S_IRQ_PROPS(grp), \
245 INTR_PROP_DESC(JUNO_IRQ_DMA_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
246 grp, GIC_INTR_CFG_LEVEL), \
247 INTR_PROP_DESC(JUNO_IRQ_HDLCD0_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
248 grp, GIC_INTR_CFG_LEVEL), \
249 INTR_PROP_DESC(JUNO_IRQ_HDLCD1_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
250 grp, GIC_INTR_CFG_LEVEL), \
251 INTR_PROP_DESC(JUNO_IRQ_USB_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
252 grp, GIC_INTR_CFG_LEVEL), \
253 INTR_PROP_DESC(JUNO_IRQ_THIN_LINKS_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
254 grp, GIC_INTR_CFG_LEVEL), \
255 INTR_PROP_DESC(JUNO_IRQ_SEC_I2C, GIC_HIGHEST_SEC_PRIORITY, \
256 grp, GIC_INTR_CFG_LEVEL), \
257 INTR_PROP_DESC(JUNO_IRQ_GPU_SMMU_1, GIC_HIGHEST_SEC_PRIORITY, \
258 grp, GIC_INTR_CFG_LEVEL), \
259 INTR_PROP_DESC(JUNO_IRQ_ETR_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
260 grp, GIC_INTR_CFG_LEVEL)
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100261
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100262#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000263
Dan Handley7bef8002015-03-19 19:22:44 +0000264/*
265 * Required ARM CSS SoC based platform porting definitions
266 */
267
268/* CSS SoC NIC-400 Global Programmers View (GPV) */
269#define PLAT_SOC_CSS_NIC400_BASE 0x2a000000
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100270
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000271#define PLAT_ARM_PRIVATE_SDEI_EVENTS ARM_SDEI_PRIVATE_EVENTS
272#define PLAT_ARM_SHARED_SDEI_EVENTS ARM_SDEI_SHARED_EVENTS
273
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100274#endif /* __PLATFORM_DEF_H__ */