Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 1 | /* |
Varun Wadekar | 84a775e | 2019-01-03 10:12:55 -0800 | [diff] [blame] | 2 | * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved. |
Varun Wadekar | 7cf57d7 | 2018-05-17 09:36:38 -0700 | [diff] [blame] | 3 | * Copyright (c) 2020, NVIDIA Corporation. All rights reserved. |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 4 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 5 | * SPDX-License-Identifier: BSD-3-Clause |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 6 | */ |
| 7 | |
Varun Wadekar | cad7b08 | 2015-12-28 18:12:59 -0800 | [diff] [blame] | 8 | #include <assert.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 9 | |
| 10 | #include <arch_helpers.h> |
| 11 | #include <bl31/bl31.h> |
| 12 | #include <bl31/interrupt_mgmt.h> |
| 13 | #include <common/bl_common.h> |
| 14 | #include <common/debug.h> |
| 15 | #include <common/interrupt_props.h> |
Varun Wadekar | cad7b08 | 2015-12-28 18:12:59 -0800 | [diff] [blame] | 16 | #include <context.h> |
Varun Wadekar | 4debe05 | 2016-05-18 13:39:16 -0700 | [diff] [blame] | 17 | #include <cortex_a57.h> |
Varun Wadekar | cad7b08 | 2015-12-28 18:12:59 -0800 | [diff] [blame] | 18 | #include <denver.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 19 | #include <drivers/arm/gic_common.h> |
| 20 | #include <drivers/arm/gicv2.h> |
| 21 | #include <drivers/console.h> |
| 22 | #include <lib/el3_runtime/context_mgmt.h> |
| 23 | #include <lib/xlat_tables/xlat_tables_v2.h> |
| 24 | #include <plat/common/platform.h> |
| 25 | |
Varun Wadekar | 47ddd00 | 2016-03-28 16:00:02 -0700 | [diff] [blame] | 26 | #include <mce.h> |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 27 | #include <tegra_def.h> |
Varun Wadekar | 5887c10 | 2016-07-19 11:29:40 -0700 | [diff] [blame] | 28 | #include <tegra_platform.h> |
Varun Wadekar | cad7b08 | 2015-12-28 18:12:59 -0800 | [diff] [blame] | 29 | #include <tegra_private.h> |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 30 | |
Varun Wadekar | c2c3a2a | 2016-01-08 17:38:51 -0800 | [diff] [blame] | 31 | /******************************************************************************* |
Varun Wadekar | 43dad67 | 2017-01-31 14:53:37 -0800 | [diff] [blame] | 32 | * Tegra186 CPU numbers in cluster #0 |
| 33 | ******************************************************************************* |
| 34 | */ |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 35 | #define TEGRA186_CLUSTER0_CORE2 2U |
| 36 | #define TEGRA186_CLUSTER0_CORE3 3U |
Varun Wadekar | 43dad67 | 2017-01-31 14:53:37 -0800 | [diff] [blame] | 37 | |
| 38 | /******************************************************************************* |
Varun Wadekar | c2c3a2a | 2016-01-08 17:38:51 -0800 | [diff] [blame] | 39 | * The Tegra power domain tree has a single system level power domain i.e. a |
| 40 | * single root node. The first entry in the power domain descriptor specifies |
| 41 | * the number of power domains at the highest power level. |
| 42 | ******************************************************************************* |
| 43 | */ |
Anthony Zhou | 0895a8f | 2017-09-22 16:52:02 +0800 | [diff] [blame] | 44 | static const uint8_t tegra_power_domain_tree_desc[] = { |
Varun Wadekar | c2c3a2a | 2016-01-08 17:38:51 -0800 | [diff] [blame] | 45 | /* No of root nodes */ |
| 46 | 1, |
| 47 | /* No of clusters */ |
| 48 | PLATFORM_CLUSTER_COUNT, |
| 49 | /* No of CPU cores - cluster0 */ |
| 50 | PLATFORM_MAX_CPUS_PER_CLUSTER, |
| 51 | /* No of CPU cores - cluster1 */ |
| 52 | PLATFORM_MAX_CPUS_PER_CLUSTER |
| 53 | }; |
| 54 | |
Varun Wadekar | e34bc3d | 2017-04-28 08:43:33 -0700 | [diff] [blame] | 55 | /******************************************************************************* |
| 56 | * This function returns the Tegra default topology tree information. |
| 57 | ******************************************************************************/ |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 58 | const uint8_t *plat_get_power_domain_tree_desc(void) |
Varun Wadekar | e34bc3d | 2017-04-28 08:43:33 -0700 | [diff] [blame] | 59 | { |
| 60 | return tegra_power_domain_tree_desc; |
| 61 | } |
| 62 | |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 63 | /* |
| 64 | * Table of regions to map using the MMU. |
| 65 | */ |
| 66 | static const mmap_region_t tegra_mmap[] = { |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 67 | MAP_REGION_FLAT(TEGRA_MISC_BASE, 0x10000U, /* 64KB */ |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 68 | MT_DEVICE | MT_RW | MT_SECURE), |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 69 | MAP_REGION_FLAT(TEGRA_TSA_BASE, 0x20000U, /* 128KB */ |
Varun Wadekar | a0f2697 | 2016-03-11 17:18:51 -0800 | [diff] [blame] | 70 | MT_DEVICE | MT_RW | MT_SECURE), |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 71 | MAP_REGION_FLAT(TEGRA_MC_STREAMID_BASE, 0x10000U, /* 64KB */ |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 72 | MT_DEVICE | MT_RW | MT_SECURE), |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 73 | MAP_REGION_FLAT(TEGRA_MC_BASE, 0x10000U, /* 64KB */ |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 74 | MT_DEVICE | MT_RW | MT_SECURE), |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 75 | MAP_REGION_FLAT(TEGRA_UARTA_BASE, 0x20000U, /* 128KB - UART A, B*/ |
Varun Wadekar | 9db0ad1 | 2016-07-12 10:04:28 -0700 | [diff] [blame] | 76 | MT_DEVICE | MT_RW | MT_SECURE), |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 77 | MAP_REGION_FLAT(TEGRA_UARTC_BASE, 0x20000U, /* 128KB - UART C, G */ |
Varun Wadekar | 9db0ad1 | 2016-07-12 10:04:28 -0700 | [diff] [blame] | 78 | MT_DEVICE | MT_RW | MT_SECURE), |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 79 | MAP_REGION_FLAT(TEGRA_UARTD_BASE, 0x30000U, /* 192KB - UART D, E, F */ |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 80 | MT_DEVICE | MT_RW | MT_SECURE), |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 81 | MAP_REGION_FLAT(TEGRA_FUSE_BASE, 0x10000U, /* 64KB */ |
Varun Wadekar | 4debe05 | 2016-05-18 13:39:16 -0700 | [diff] [blame] | 82 | MT_DEVICE | MT_RW | MT_SECURE), |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 83 | MAP_REGION_FLAT(TEGRA_GICD_BASE, 0x20000U, /* 128KB */ |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 84 | MT_DEVICE | MT_RW | MT_SECURE), |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 85 | MAP_REGION_FLAT(TEGRA_SE0_BASE, 0x10000U, /* 64KB */ |
Varun Wadekar | b877615 | 2016-03-03 13:52:52 -0800 | [diff] [blame] | 86 | MT_DEVICE | MT_RW | MT_SECURE), |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 87 | MAP_REGION_FLAT(TEGRA_PKA1_BASE, 0x10000U, /* 64KB */ |
Varun Wadekar | b877615 | 2016-03-03 13:52:52 -0800 | [diff] [blame] | 88 | MT_DEVICE | MT_RW | MT_SECURE), |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 89 | MAP_REGION_FLAT(TEGRA_RNG1_BASE, 0x10000U, /* 64KB */ |
Varun Wadekar | b877615 | 2016-03-03 13:52:52 -0800 | [diff] [blame] | 90 | MT_DEVICE | MT_RW | MT_SECURE), |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 91 | MAP_REGION_FLAT(TEGRA_CAR_RESET_BASE, 0x10000U, /* 64KB */ |
Varun Wadekar | e60f1bf | 2016-02-17 10:10:50 -0800 | [diff] [blame] | 92 | MT_DEVICE | MT_RW | MT_SECURE), |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 93 | MAP_REGION_FLAT(TEGRA_PMC_BASE, 0x40000U, /* 256KB */ |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 94 | MT_DEVICE | MT_RW | MT_SECURE), |
Varun Wadekar | 922550a | 2018-01-23 14:38:51 -0800 | [diff] [blame] | 95 | MAP_REGION_FLAT(TEGRA_TMRUS_BASE, 0x1000U, /* 4KB */ |
| 96 | MT_DEVICE | MT_RO | MT_SECURE), |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 97 | MAP_REGION_FLAT(TEGRA_SCRATCH_BASE, 0x10000U, /* 64KB */ |
Varun Wadekar | b877615 | 2016-03-03 13:52:52 -0800 | [diff] [blame] | 98 | MT_DEVICE | MT_RW | MT_SECURE), |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 99 | MAP_REGION_FLAT(TEGRA_MMCRAB_BASE, 0x60000U, /* 384KB */ |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 100 | MT_DEVICE | MT_RW | MT_SECURE), |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 101 | MAP_REGION_FLAT(TEGRA_ARM_ACTMON_CTR_BASE, 0x20000U, /* 128KB - ARM/Denver */ |
Varun Wadekar | d64db96 | 2016-09-23 14:28:16 -0700 | [diff] [blame] | 102 | MT_DEVICE | MT_RW | MT_SECURE), |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 103 | MAP_REGION_FLAT(TEGRA_SMMU0_BASE, 0x1000000U, /* 64KB */ |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 104 | MT_DEVICE | MT_RW | MT_SECURE), |
| 105 | {0} |
| 106 | }; |
| 107 | |
| 108 | /******************************************************************************* |
| 109 | * Set up the pagetables as per the platform memory map & initialize the MMU |
| 110 | ******************************************************************************/ |
| 111 | const mmap_region_t *plat_get_mmio_map(void) |
| 112 | { |
| 113 | /* MMIO space */ |
| 114 | return tegra_mmap; |
| 115 | } |
| 116 | |
| 117 | /******************************************************************************* |
| 118 | * Handler to get the System Counter Frequency |
| 119 | ******************************************************************************/ |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 120 | uint32_t plat_get_syscnt_freq2(void) |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 121 | { |
Varun Wadekar | 20c9429 | 2016-01-04 10:57:45 -0800 | [diff] [blame] | 122 | return 31250000; |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 123 | } |
| 124 | |
| 125 | /******************************************************************************* |
| 126 | * Maximum supported UART controllers |
| 127 | ******************************************************************************/ |
| 128 | #define TEGRA186_MAX_UART_PORTS 7 |
| 129 | |
| 130 | /******************************************************************************* |
| 131 | * This variable holds the UART port base addresses |
| 132 | ******************************************************************************/ |
| 133 | static uint32_t tegra186_uart_addresses[TEGRA186_MAX_UART_PORTS + 1] = { |
| 134 | 0, /* undefined - treated as an error case */ |
| 135 | TEGRA_UARTA_BASE, |
| 136 | TEGRA_UARTB_BASE, |
| 137 | TEGRA_UARTC_BASE, |
| 138 | TEGRA_UARTD_BASE, |
| 139 | TEGRA_UARTE_BASE, |
| 140 | TEGRA_UARTF_BASE, |
| 141 | TEGRA_UARTG_BASE, |
| 142 | }; |
| 143 | |
| 144 | /******************************************************************************* |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 145 | * Enable console corresponding to the console ID |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 146 | ******************************************************************************/ |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 147 | void plat_enable_console(int32_t id) |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 148 | { |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 149 | static console_16550_t uart_console; |
| 150 | uint32_t console_clock; |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 151 | |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 152 | if ((id > 0) && (id < TEGRA186_MAX_UART_PORTS)) { |
| 153 | /* |
| 154 | * Reference clock used by the FPGAs is a lot slower. |
| 155 | */ |
| 156 | if (tegra_platform_is_fpga()) { |
| 157 | console_clock = TEGRA_BOOT_UART_CLK_13_MHZ; |
| 158 | } else { |
| 159 | console_clock = TEGRA_BOOT_UART_CLK_408_MHZ; |
| 160 | } |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 161 | |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 162 | (void)console_16550_register(tegra186_uart_addresses[id], |
| 163 | console_clock, |
| 164 | TEGRA_CONSOLE_BAUDRATE, |
| 165 | &uart_console); |
| 166 | console_set_scope(&uart_console.console, CONSOLE_FLAG_BOOT | |
| 167 | CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH); |
| 168 | } |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 169 | } |
Varun Wadekar | cad7b08 | 2015-12-28 18:12:59 -0800 | [diff] [blame] | 170 | |
Varun Wadekar | 4debe05 | 2016-05-18 13:39:16 -0700 | [diff] [blame] | 171 | /******************************************************************************* |
| 172 | * Handler for early platform setup |
| 173 | ******************************************************************************/ |
| 174 | void plat_early_platform_setup(void) |
| 175 | { |
Harvey Hsieh | fbdfce1 | 2016-11-23 19:13:08 +0800 | [diff] [blame] | 176 | uint64_t impl, val; |
| 177 | const plat_params_from_bl2_t *plat_params = bl31_get_plat_params(); |
Varun Wadekar | 4debe05 | 2016-05-18 13:39:16 -0700 | [diff] [blame] | 178 | |
| 179 | /* sanity check MCE firmware compatibility */ |
| 180 | mce_verify_firmware_version(); |
| 181 | |
Harvey Hsieh | fbdfce1 | 2016-11-23 19:13:08 +0800 | [diff] [blame] | 182 | impl = (read_midr() >> MIDR_IMPL_SHIFT) & (uint64_t)MIDR_IMPL_MASK; |
| 183 | |
Varun Wadekar | 4debe05 | 2016-05-18 13:39:16 -0700 | [diff] [blame] | 184 | /* |
Harvey Hsieh | fbdfce1 | 2016-11-23 19:13:08 +0800 | [diff] [blame] | 185 | * Enable ECC and Parity Protection for Cortex-A57 CPUs (Tegra186 |
| 186 | * A02p and beyond). |
Varun Wadekar | 4debe05 | 2016-05-18 13:39:16 -0700 | [diff] [blame] | 187 | */ |
Harvey Hsieh | fbdfce1 | 2016-11-23 19:13:08 +0800 | [diff] [blame] | 188 | if ((plat_params->l2_ecc_parity_prot_dis != 1) && |
| 189 | (impl != (uint64_t)DENVER_IMPL)) { |
Varun Wadekar | 4debe05 | 2016-05-18 13:39:16 -0700 | [diff] [blame] | 190 | |
Harvey Hsieh | fbdfce1 | 2016-11-23 19:13:08 +0800 | [diff] [blame] | 191 | val = read_l2ctlr_el1(); |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 192 | val |= CORTEX_A57_L2_ECC_PARITY_PROTECTION_BIT; |
Harvey Hsieh | fbdfce1 | 2016-11-23 19:13:08 +0800 | [diff] [blame] | 193 | write_l2ctlr_el1(val); |
Varun Wadekar | 4debe05 | 2016-05-18 13:39:16 -0700 | [diff] [blame] | 194 | } |
| 195 | } |
| 196 | |
Varun Wadekar | 7cf57d7 | 2018-05-17 09:36:38 -0700 | [diff] [blame] | 197 | /******************************************************************************* |
| 198 | * Handler for late platform setup |
| 199 | ******************************************************************************/ |
| 200 | void plat_late_platform_setup(void) |
| 201 | { |
| 202 | ; /* do nothing */ |
| 203 | } |
| 204 | |
Varun Wadekar | cad7b08 | 2015-12-28 18:12:59 -0800 | [diff] [blame] | 205 | /* Secure IRQs for Tegra186 */ |
Varun Wadekar | 9f4a7d3 | 2018-10-19 11:42:28 -0700 | [diff] [blame] | 206 | static const interrupt_prop_t tegra186_interrupt_props[] = { |
| 207 | INTR_PROP_DESC(TEGRA186_TOP_WDT_IRQ, GIC_HIGHEST_SEC_PRIORITY, |
| 208 | GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE), |
| 209 | INTR_PROP_DESC(TEGRA186_AON_WDT_IRQ, GIC_HIGHEST_SEC_PRIORITY, |
| 210 | GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE) |
Varun Wadekar | cad7b08 | 2015-12-28 18:12:59 -0800 | [diff] [blame] | 211 | }; |
| 212 | |
| 213 | /******************************************************************************* |
| 214 | * Initialize the GIC and SGIs |
| 215 | ******************************************************************************/ |
| 216 | void plat_gic_setup(void) |
| 217 | { |
Varun Wadekar | 9f4a7d3 | 2018-10-19 11:42:28 -0700 | [diff] [blame] | 218 | tegra_gic_setup(tegra186_interrupt_props, ARRAY_SIZE(tegra186_interrupt_props)); |
Varun Wadekar | 84a775e | 2019-01-03 10:12:55 -0800 | [diff] [blame] | 219 | tegra_gic_init(); |
Varun Wadekar | cad7b08 | 2015-12-28 18:12:59 -0800 | [diff] [blame] | 220 | |
| 221 | /* |
| 222 | * Initialize the FIQ handler only if the platform supports any |
| 223 | * FIQ interrupt sources. |
| 224 | */ |
Varun Wadekar | 84a775e | 2019-01-03 10:12:55 -0800 | [diff] [blame] | 225 | tegra_fiq_handler_setup(); |
Varun Wadekar | cad7b08 | 2015-12-28 18:12:59 -0800 | [diff] [blame] | 226 | } |
Varun Wadekar | 94701ff | 2016-05-23 11:47:34 -0700 | [diff] [blame] | 227 | |
| 228 | /******************************************************************************* |
| 229 | * Return pointer to the BL31 params from previous bootloader |
| 230 | ******************************************************************************/ |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 231 | struct tegra_bl31_params *plat_get_bl31_params(void) |
Varun Wadekar | 94701ff | 2016-05-23 11:47:34 -0700 | [diff] [blame] | 232 | { |
| 233 | uint32_t val; |
| 234 | |
Steven Kao | 186485e | 2017-10-23 18:22:09 +0800 | [diff] [blame] | 235 | val = mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PARAMS_ADDR); |
Varun Wadekar | 94701ff | 2016-05-23 11:47:34 -0700 | [diff] [blame] | 236 | |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 237 | return (struct tegra_bl31_params *)(uintptr_t)val; |
Varun Wadekar | 94701ff | 2016-05-23 11:47:34 -0700 | [diff] [blame] | 238 | } |
| 239 | |
| 240 | /******************************************************************************* |
| 241 | * Return pointer to the BL31 platform params from previous bootloader |
| 242 | ******************************************************************************/ |
| 243 | plat_params_from_bl2_t *plat_get_bl31_plat_params(void) |
| 244 | { |
| 245 | uint32_t val; |
| 246 | |
Steven Kao | 186485e | 2017-10-23 18:22:09 +0800 | [diff] [blame] | 247 | val = mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PLAT_PARAMS_ADDR); |
Varun Wadekar | 94701ff | 2016-05-23 11:47:34 -0700 | [diff] [blame] | 248 | |
| 249 | return (plat_params_from_bl2_t *)(uintptr_t)val; |
| 250 | } |
Varun Wadekar | 43dad67 | 2017-01-31 14:53:37 -0800 | [diff] [blame] | 251 | |
| 252 | /******************************************************************************* |
| 253 | * This function implements a part of the critical interface between the psci |
| 254 | * generic layer and the platform that allows the former to query the platform |
| 255 | * to convert an MPIDR to a unique linear index. An error code (-1) is returned |
| 256 | * in case the MPIDR is invalid. |
| 257 | ******************************************************************************/ |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 258 | int32_t plat_core_pos_by_mpidr(u_register_t mpidr) |
Varun Wadekar | 43dad67 | 2017-01-31 14:53:37 -0800 | [diff] [blame] | 259 | { |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 260 | u_register_t cluster_id, cpu_id, pos; |
| 261 | int32_t ret; |
Varun Wadekar | 43dad67 | 2017-01-31 14:53:37 -0800 | [diff] [blame] | 262 | |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 263 | cluster_id = (mpidr >> (u_register_t)MPIDR_AFF1_SHIFT) & (u_register_t)MPIDR_AFFLVL_MASK; |
| 264 | cpu_id = (mpidr >> (u_register_t)MPIDR_AFF0_SHIFT) & (u_register_t)MPIDR_AFFLVL_MASK; |
Varun Wadekar | 43dad67 | 2017-01-31 14:53:37 -0800 | [diff] [blame] | 265 | |
| 266 | /* |
| 267 | * Validate cluster_id by checking whether it represents |
| 268 | * one of the two clusters present on the platform. |
Varun Wadekar | 43dad67 | 2017-01-31 14:53:37 -0800 | [diff] [blame] | 269 | * Validate cpu_id by checking whether it represents a CPU in |
| 270 | * one of the two clusters present on the platform. |
| 271 | */ |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 272 | if ((cluster_id >= (u_register_t)PLATFORM_CLUSTER_COUNT) || |
| 273 | (cpu_id >= (u_register_t)PLATFORM_MAX_CPUS_PER_CLUSTER)) { |
| 274 | ret = PSCI_E_NOT_PRESENT; |
| 275 | } else { |
| 276 | /* calculate the core position */ |
| 277 | pos = cpu_id + (cluster_id << 2U); |
Varun Wadekar | 43dad67 | 2017-01-31 14:53:37 -0800 | [diff] [blame] | 278 | |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 279 | /* check for non-existent CPUs */ |
| 280 | if ((pos == TEGRA186_CLUSTER0_CORE2) || (pos == TEGRA186_CLUSTER0_CORE3)) { |
| 281 | ret = PSCI_E_NOT_PRESENT; |
| 282 | } else { |
| 283 | ret = (int32_t)pos; |
| 284 | } |
| 285 | } |
Varun Wadekar | 43dad67 | 2017-01-31 14:53:37 -0800 | [diff] [blame] | 286 | |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 287 | return ret; |
Varun Wadekar | 43dad67 | 2017-01-31 14:53:37 -0800 | [diff] [blame] | 288 | } |