blob: fd16fb5cbd09affdd247199080853e2af2a0b207 [file] [log] [blame]
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01001/*
Boyan Karatotev1dcba8f2024-11-19 11:27:01 +00002 * Copyright (c) 2015-2025, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01005 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef EL3_COMMON_MACROS_S
8#define EL3_COMMON_MACROS_S
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01009
10#include <arch.h>
11#include <asm_macros.S>
Daniel Boulby928747f2021-05-25 18:09:34 +010012#include <assert_macros.S>
Manish V Badarkhee07e8082020-07-23 12:43:25 +010013#include <context.h>
Varun Wadekar5dc9e9c2020-05-16 20:59:30 -070014#include <lib/xlat_tables/xlat_tables_defs.h>
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010015
16 /*
17 * Helper macro to initialise EL3 registers we care about.
18 */
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000019 .macro el3_arch_init_common
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010020 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +010021 * SCTLR_EL3 has already been initialised - read current value before
22 * modifying.
23 *
24 * SCTLR_EL3.I: Enable the instruction cache.
25 *
Qixiang Xu3cc39172018-03-05 09:31:11 +080026 * SCTLR_EL3.SA: Enable Stack Alignment check. A SP alignment fault
David Cunadofee86532017-04-13 22:38:29 +010027 * exception is generated if a load or store instruction executed at
28 * EL3 uses the SP as the base address and the SP is not aligned to a
29 * 16-byte boundary.
30 *
31 * SCTLR_EL3.A: Enable Alignment fault checking. All instructions that
32 * load or store one or more registers have an alignment check that the
33 * address being accessed is aligned to the size of the data element(s)
34 * being accessed.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010035 * ---------------------------------------------------------------------
36 */
37 mov x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
38 mrs x0, sctlr_el3
39 orr x0, x0, x1
40 msr sctlr_el3, x0
41 isb
42
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090043#ifdef IMAGE_BL31
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010044 /* ---------------------------------------------------------------------
45 * Initialise the per-cpu cache pointer to the CPU.
46 * This is done early to enable crash reporting to have access to crash
47 * stack. Since crash reporting depends on cpu_data to report the
48 * unhandled exception, not doing so can lead to recursive exceptions
49 * due to a NULL TPIDR_EL3.
50 * ---------------------------------------------------------------------
51 */
52 bl init_cpu_data_ptr
53#endif /* IMAGE_BL31 */
54
55 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +010056 * Initialise SCR_EL3, setting all fields rather than relying on hw.
57 * All fields are architecturally UNKNOWN on reset. The following fields
58 * do not change during the TF lifetime. The remaining fields are set to
59 * zero here but are updated ahead of transitioning to a lower EL in the
60 * function cm_init_context_common().
61 *
Manish Pandey71af7f12024-01-29 21:17:33 +000062 * SCR_EL3.EEL2: Set to one if S-EL2 is present and enabled.
63 *
64 * NOTE: Modifying EEL2 bit along with EA bit ensures that we mitigate
65 * against ERRATA_V2_3099206.
Gerald Lejeune632d6df2016-03-22 09:29:23 +010066 * ---------------------------------------------------------------------
67 */
Jayanth Dodderi Chidanandb4590652023-08-08 16:10:16 +010068 mov_imm x0, SCR_RESET_VAL
Manish Pandey71af7f12024-01-29 21:17:33 +000069#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
Jayanth Dodderi Chidanandb4590652023-08-08 16:10:16 +010070 mrs x1, id_aa64pfr0_el1
71 and x1, x1, #(ID_AA64PFR0_SEL2_MASK << ID_AA64PFR0_SEL2_SHIFT)
72 cbz x1, 1f
73 orr x0, x0, #SCR_EEL2_BIT
Manish Pandey71af7f12024-01-29 21:17:33 +000074#endif
751:
Gerald Lejeune632d6df2016-03-22 09:29:23 +010076 msr scr_el3, x0
David Cunado5f55e282016-10-31 17:37:34 +000077
78 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +010079 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
80 * Some fields are architecturally UNKNOWN on reset.
David Cunado5f55e282016-10-31 17:37:34 +000081 */
Jayanth Dodderi Chidanandb4590652023-08-08 16:10:16 +010082 mov_imm x0, MDCR_EL3_RESET_VAL
dp-arm595d0d52017-02-08 11:51:50 +000083 msr mdcr_el3, x0
David Cunado5f55e282016-10-31 17:37:34 +000084
Gerald Lejeune632d6df2016-03-22 09:29:23 +010085 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +010086 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
87 * All fields are architecturally UNKNOWN on reset.
Boyan Karatotev8ae58f02023-04-20 11:00:50 +010088 * ---------------------------------------------------------------------
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010089 */
Boyan Karatotev8ae58f02023-04-20 11:00:50 +010090 mov_imm x0, CPTR_EL3_RESET_VAL
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010091 msr cptr_el3, x0
Sathees Balya0911df12018-12-06 13:33:24 +000092
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010093 .endm
94
95/* -----------------------------------------------------------------------------
96 * This is the super set of actions that need to be performed during a cold boot
Juan Castillo7d199412015-12-14 09:35:25 +000097 * or a warm boot in EL3. This code is shared by BL1 and BL31.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010098 *
99 * This macro will always perform reset handling, architectural initialisations
100 * and stack setup. The rest of the actions are optional because they might not
101 * be needed, depending on the context in which this macro is called. This is
102 * why this macro is parameterised ; each parameter allows to enable/disable
103 * some actions.
104 *
David Cunadofee86532017-04-13 22:38:29 +0100105 * _init_sctlr:
106 * Whether the macro needs to initialise SCTLR_EL3, including configuring
107 * the endianness of data accesses.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100108 *
109 * _warm_boot_mailbox:
110 * Whether the macro needs to detect the type of boot (cold/warm). The
111 * detection is based on the platform entrypoint address : if it is zero
112 * then it is a cold boot, otherwise it is a warm boot. In the latter case,
113 * this macro jumps on the platform entrypoint address.
114 *
115 * _secondary_cold_boot:
116 * Whether the macro needs to identify the CPU that is calling it: primary
117 * CPU or secondary CPU. The primary CPU will be allowed to carry on with
118 * the platform initialisations, while the secondaries will be put in a
119 * platform-specific state in the meantime.
120 *
121 * If the caller knows this macro will only be called by the primary CPU
122 * then this parameter can be defined to 0 to skip this step.
123 *
124 * _init_memory:
125 * Whether the macro needs to initialise the memory.
126 *
127 * _init_c_runtime:
128 * Whether the macro needs to initialise the C runtime environment.
129 *
130 * _exception_vectors:
131 * Address of the exception vectors to program in the VBAR_EL3 register.
Manish Pandeyc8257682019-11-26 11:34:17 +0000132 *
133 * _pie_fixup_size:
134 * Size of memory region to fixup Global Descriptor Table (GDT).
135 *
136 * A non-zero value is expected when firmware needs GDT to be fixed-up.
137 *
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100138 * -----------------------------------------------------------------------------
139 */
140 .macro el3_entrypoint_common \
David Cunadofee86532017-04-13 22:38:29 +0100141 _init_sctlr, _warm_boot_mailbox, _secondary_cold_boot, \
Manish Pandeyc8257682019-11-26 11:34:17 +0000142 _init_memory, _init_c_runtime, _exception_vectors, \
143 _pie_fixup_size
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100144
David Cunadofee86532017-04-13 22:38:29 +0100145 .if \_init_sctlr
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100146 /* -------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +0100147 * This is the initialisation of SCTLR_EL3 and so must ensure
148 * that all fields are explicitly set rather than relying on hw.
149 * Some fields reset to an IMPLEMENTATION DEFINED value and
150 * others are architecturally UNKNOWN on reset.
151 *
152 * SCTLR.EE: Set the CPU endianness before doing anything that
153 * might involve memory reads or writes. Set to zero to select
154 * Little Endian.
155 *
156 * SCTLR_EL3.WXN: For the EL3 translation regime, this field can
157 * force all memory regions that are writeable to be treated as
158 * XN (Execute-never). Set to zero so that this control has no
159 * effect on memory access permissions.
160 *
Qixiang Xu3cc39172018-03-05 09:31:11 +0800161 * SCTLR_EL3.SA: Set to zero to disable Stack Alignment check.
David Cunadofee86532017-04-13 22:38:29 +0100162 *
163 * SCTLR_EL3.A: Set to zero to disable Alignment fault checking.
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000164 *
165 * SCTLR.DSSBS: Set to zero to disable speculation store bypass
166 * safe behaviour upon exception entry to EL3.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100167 * -------------------------------------------------------------
168 */
David Cunadofee86532017-04-13 22:38:29 +0100169 mov_imm x0, (SCTLR_RESET_VAL & ~(SCTLR_EE_BIT | SCTLR_WXN_BIT \
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000170 | SCTLR_SA_BIT | SCTLR_A_BIT | SCTLR_DSSBS_BIT))
Manish Pandey514a3012023-10-10 13:53:25 +0100171#if ENABLE_FEAT_RAS
Manish Pandey6b5721f2023-06-26 17:46:14 +0100172 /* If FEAT_RAS is present assume FEAT_IESB is also present */
173 orr x0, x0, #SCTLR_IESB_BIT
174#endif
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100175 msr sctlr_el3, x0
176 isb
David Cunadofee86532017-04-13 22:38:29 +0100177 .endif /* _init_sctlr */
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100178
179 .if \_warm_boot_mailbox
180 /* -------------------------------------------------------------
181 * This code will be executed for both warm and cold resets.
182 * Now is the time to distinguish between the two.
183 * Query the platform entrypoint address and if it is not zero
184 * then it means it is a warm boot so jump to this address.
185 * -------------------------------------------------------------
186 */
Soby Mathew3700a922015-07-13 11:21:11 +0100187 bl plat_get_my_entrypoint
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100188 cbz x0, do_cold_boot
189 br x0
190
191 do_cold_boot:
192 .endif /* _warm_boot_mailbox */
193
Manish Pandeyc8257682019-11-26 11:34:17 +0000194 .if \_pie_fixup_size
195#if ENABLE_PIE
196 /*
197 * ------------------------------------------------------------
198 * If PIE is enabled fixup the Global descriptor Table only
199 * once during primary core cold boot path.
200 *
201 * Compile time base address, required for fixup, is calculated
202 * using "pie_fixup" label present within first page.
203 * ------------------------------------------------------------
204 */
205 pie_fixup:
206 ldr x0, =pie_fixup
Jimmy Brissoned202072020-08-04 16:18:52 -0500207 and x0, x0, #~(PAGE_SIZE_MASK)
Manish Pandeyc8257682019-11-26 11:34:17 +0000208 mov_imm x1, \_pie_fixup_size
209 add x1, x1, x0
210 bl fixup_gdt_reloc
211#endif /* ENABLE_PIE */
212 .endif /* _pie_fixup_size */
213
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000214 /* ---------------------------------------------------------------------
Dimitris Papastamos446f7f12017-11-30 14:53:53 +0000215 * Set the exception vectors.
216 * ---------------------------------------------------------------------
217 */
218 adr x0, \_exception_vectors
219 msr vbar_el3, x0
220 isb
221
Boyan Karatotev1dcba8f2024-11-19 11:27:01 +0000222 call_reset_handler
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000223
Dimitris Papastamos446f7f12017-11-30 14:53:53 +0000224 el3_arch_init_common
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000225
Jayanth Dodderi Chidanandb4590652023-08-08 16:10:16 +0100226 /* ---------------------------------------------------------------------
227 * Set the el3 execution context(i.e. root_context).
228 * ---------------------------------------------------------------------
229 */
230 setup_el3_execution_context
231
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100232 .if \_secondary_cold_boot
233 /* -------------------------------------------------------------
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000234 * Check if this is a primary or secondary CPU cold boot.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100235 * The primary CPU will set up the platform while the
236 * secondaries are placed in a platform-specific state until the
237 * primary CPU performs the necessary actions to bring them out
238 * of that state and allows entry into the OS.
239 * -------------------------------------------------------------
240 */
Soby Mathew3700a922015-07-13 11:21:11 +0100241 bl plat_is_my_cpu_primary
Soby Matheweb3bbf12015-06-08 12:32:50 +0100242 cbnz w0, do_primary_cold_boot
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100243
244 /* This is a cold boot on a secondary CPU */
245 bl plat_secondary_cold_boot_setup
246 /* plat_secondary_cold_boot_setup() is not supposed to return */
Antonio Nino Diaz1f21bcf2016-02-01 13:57:25 +0000247 bl el3_panic
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100248
249 do_primary_cold_boot:
250 .endif /* _secondary_cold_boot */
251
252 /* ---------------------------------------------------------------------
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000253 * Initialize memory now. Secondary CPU initialization won't get to this
254 * point.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100255 * ---------------------------------------------------------------------
256 */
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100257
258 .if \_init_memory
259 bl platform_mem_init
260 .endif /* _init_memory */
261
262 /* ---------------------------------------------------------------------
263 * Init C runtime environment:
264 * - Zero-initialise the NOBITS sections. There are 2 of them:
265 * - the .bss section;
266 * - the coherent memory section (if any).
267 * - Relocate the data section from ROM to RAM, if required.
268 * ---------------------------------------------------------------------
269 */
270 .if \_init_c_runtime
Zelalem Aweke688fbf72021-07-09 11:37:10 -0500271#if defined(IMAGE_BL31) || (defined(IMAGE_BL2) && \
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600272 ((RESET_TO_BL2 && BL2_INV_DCACHE) || ENABLE_RME))
Achin Guptae9c4a642015-09-11 16:03:13 +0100273 /* -------------------------------------------------------------
274 * Invalidate the RW memory used by the BL31 image. This
275 * includes the data and NOBITS sections. This is done to
276 * safeguard against possible corruption of this memory by
277 * dirty cache lines in a system cache as a result of use by
Zelalem Awekeb0d69e82021-10-15 17:25:52 -0500278 * an earlier boot loader stage. If PIE is enabled however,
279 * RO sections including the GOT may be modified during
280 * pie fixup. Therefore, to be on the safe side, invalidate
281 * the entire image region if PIE is enabled.
Achin Guptae9c4a642015-09-11 16:03:13 +0100282 * -------------------------------------------------------------
283 */
Zelalem Awekeb0d69e82021-10-15 17:25:52 -0500284#if ENABLE_PIE
285#if SEPARATE_CODE_AND_RODATA
286 adrp x0, __TEXT_START__
287 add x0, x0, :lo12:__TEXT_START__
288#else
289 adrp x0, __RO_START__
290 add x0, x0, :lo12:__RO_START__
291#endif /* SEPARATE_CODE_AND_RODATA */
292#else
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100293 adrp x0, __RW_START__
294 add x0, x0, :lo12:__RW_START__
Zelalem Awekeb0d69e82021-10-15 17:25:52 -0500295#endif /* ENABLE_PIE */
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100296 adrp x1, __RW_END__
297 add x1, x1, :lo12:__RW_END__
Achin Guptae9c4a642015-09-11 16:03:13 +0100298 sub x1, x1, x0
299 bl inv_dcache_range
Samuel Holland31a14e12018-10-17 21:40:18 -0500300#if defined(IMAGE_BL31) && SEPARATE_NOBITS_REGION
301 adrp x0, __NOBITS_START__
302 add x0, x0, :lo12:__NOBITS_START__
303 adrp x1, __NOBITS_END__
304 add x1, x1, :lo12:__NOBITS_END__
305 sub x1, x1, x0
306 bl inv_dcache_range
307#endif
Jiafei Pan0824b452022-02-24 10:47:33 +0800308#if defined(IMAGE_BL2) && SEPARATE_BL2_NOLOAD_REGION
309 adrp x0, __BL2_NOLOAD_START__
310 add x0, x0, :lo12:__BL2_NOLOAD_START__
311 adrp x1, __BL2_NOLOAD_END__
312 add x1, x1, :lo12:__BL2_NOLOAD_END__
313 sub x1, x1, x0
314 bl inv_dcache_range
315#endif
Roberto Vargase0e99462017-10-30 14:43:43 +0000316#endif
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100317 adrp x0, __BSS_START__
318 add x0, x0, :lo12:__BSS_START__
Achin Guptae9c4a642015-09-11 16:03:13 +0100319
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100320 adrp x1, __BSS_END__
321 add x1, x1, :lo12:__BSS_END__
322 sub x1, x1, x0
Douglas Raillard21362a92016-12-02 13:51:54 +0000323 bl zeromem
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100324
325#if USE_COHERENT_MEM
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100326 adrp x0, __COHERENT_RAM_START__
327 add x0, x0, :lo12:__COHERENT_RAM_START__
328 adrp x1, __COHERENT_RAM_END_UNALIGNED__
329 add x1, x1, :lo12: __COHERENT_RAM_END_UNALIGNED__
330 sub x1, x1, x0
Douglas Raillard21362a92016-12-02 13:51:54 +0000331 bl zeromem
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100332#endif
333
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600334#if defined(IMAGE_BL1) || \
Ye Li97267752022-08-26 13:48:31 +0800335 (defined(IMAGE_BL2) && RESET_TO_BL2 && BL2_IN_XIP_MEM) || \
336 (defined(IMAGE_BL31) && SEPARATE_RWDATA_REGION)
337
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100338 adrp x0, __DATA_RAM_START__
339 add x0, x0, :lo12:__DATA_RAM_START__
340 adrp x1, __DATA_ROM_START__
341 add x1, x1, :lo12:__DATA_ROM_START__
342 adrp x2, __DATA_RAM_END__
343 add x2, x2, :lo12:__DATA_RAM_END__
344 sub x2, x2, x0
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100345 bl memcpy16
346#endif
347 .endif /* _init_c_runtime */
348
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100349 /* ---------------------------------------------------------------------
350 * Use SP_EL0 for the C runtime stack.
351 * ---------------------------------------------------------------------
352 */
353 msr spsel, #0
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100354
355 /* ---------------------------------------------------------------------
356 * Allocate a stack whose memory will be marked as Normal-IS-WBWA when
357 * the MMU is enabled. There is no risk of reading stale stack memory
358 * after enabling the MMU as only the primary CPU is running at the
359 * moment.
360 * ---------------------------------------------------------------------
361 */
Soby Mathew3700a922015-07-13 11:21:11 +0100362 bl plat_set_my_stack
Douglas Raillard306593d2017-02-24 18:14:15 +0000363
364#if STACK_PROTECTOR_ENABLED
365 .if \_init_c_runtime
366 bl update_stack_protector_canary
367 .endif /* _init_c_runtime */
368#endif
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100369 .endm
370
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100371 .macro apply_at_speculative_wa
372#if ERRATA_SPECULATIVE_AT
373 /*
Manish Pandey66a056e2023-01-11 21:41:07 +0000374 * This function expects x30 has been saved.
375 * Also, save x29 which will be used in the called function.
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100376 */
Manish Pandey66a056e2023-01-11 21:41:07 +0000377 str x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100378 bl save_and_update_ptw_el1_sys_regs
Manish Pandey66a056e2023-01-11 21:41:07 +0000379 ldr x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100380#endif
381 .endm
382
383 .macro restore_ptw_el1_sys_regs
384#if ERRATA_SPECULATIVE_AT
385 /* -----------------------------------------------------------
386 * In case of ERRATA_SPECULATIVE_AT, must follow below order
387 * to ensure that page table walk is not enabled until
388 * restoration of all EL1 system registers. TCR_EL1 register
389 * should be updated at the end which restores previous page
390 * table walk setting of stage1 i.e.(TCR_EL1.EPDx) bits. ISB
391 * ensures that CPU does below steps in order.
392 *
393 * 1. Ensure all other system registers are written before
394 * updating SCTLR_EL1 using ISB.
395 * 2. Restore SCTLR_EL1 register.
396 * 3. Ensure SCTLR_EL1 written successfully using ISB.
397 * 4. Restore TCR_EL1 register.
398 * -----------------------------------------------------------
399 */
400 isb
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +0100401 ldp x28, x29, [sp, #CTX_ERRATA_SPEC_AT_OFFSET + CTX_ERRATA_SPEC_AT_SCTLR_EL1]
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100402 msr sctlr_el1, x28
403 isb
404 msr tcr_el1, x29
405#endif
406 .endm
407
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100408/* -----------------------------------------------------------------
409 * The below macro reads SCR_EL3 from the context structure to
410 * determine the security state of the context upon ERET.
411 * ------------------------------------------------------------------
412 */
413 .macro get_security_state _ret:req, _scr_reg:req
414 ubfx \_ret, \_scr_reg, #SCR_NSE_SHIFT, #1
415 cmp \_ret, #1
416 beq realm_state
417 bfi \_ret, \_scr_reg, #0, #1
418 b end
419 realm_state:
420 mov \_ret, #2
421 end:
422 .endm
423
Jayanth Dodderi Chidanandb4590652023-08-08 16:10:16 +0100424/*-----------------------------------------------------------------------------
425 * Helper macro to configure EL3 registers we care about, while executing
426 * at EL3/Root world. Root world has its own execution environment and
427 * needs to have its settings configured to be independent of other worlds.
428 * -----------------------------------------------------------------------------
429 */
430 .macro setup_el3_execution_context
431
432 /* ---------------------------------------------------------------------
433 * The following registers need to be part of separate root context
434 * as their values are of importance during EL3 execution.
435 * Hence these registers are overwritten to their intital values,
436 * irrespective of whichever world they return from to ensure EL3 has a
437 * consistent execution context throughout the lifetime of TF-A.
438 *
439 * DAIF.A: Enable External Aborts and SError Interrupts at EL3.
440 *
441 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
442 * Debug exceptions, other than Breakpoint Instruction exceptions, are
443 * disabled from all ELs in Secure state.
444 *
445 * SCR_EL3.EA: Set to one to enable SError interrupts at EL3.
446 *
447 * SCR_EL3.SIF: Set to one to disable instruction fetches from
448 * Non-secure memory.
449 *
450 * PMCR_EL0.DP: Set to one so that the cycle counter,
451 * PMCCNTR_EL0 does not count when event counting is prohibited.
452 * Necessary on PMUv3 <= p7 where MDCR_EL3.{SCCD,MCCD} are not
453 * available.
454 *
455 * PSTATE.DIT: Set to one to enable the Data Independent Timing (DIT)
456 * functionality, if implemented in EL3.
457 * ---------------------------------------------------------------------
458 */
459 msr daifclr, #DAIF_ABT_BIT
460
461 mrs x15, mdcr_el3
462 orr x15, x15, #MDCR_SDD_BIT
463 msr mdcr_el3, x15
464
465 mrs x15, scr_el3
466 orr x15, x15, #SCR_EA_BIT
467 orr x15, x15, #SCR_SIF_BIT
468 msr scr_el3, x15
469
470 mrs x15, pmcr_el0
471 orr x15, x15, #PMCR_EL0_DP_BIT
472 msr pmcr_el0, x15
473
474#if ENABLE_FEAT_DIT
475#if ENABLE_FEAT_DIT > 1
476 mrs x15, id_aa64pfr0_el1
477 ubfx x15, x15, #ID_AA64PFR0_DIT_SHIFT, #ID_AA64PFR0_DIT_LENGTH
478 cbz x15, 1f
479#endif
480 mov x15, #DIT_BIT
481 msr DIT, x15
482 1:
483#endif
484
485 isb
486 .endm
487
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000488#endif /* EL3_COMMON_MACROS_S */