blob: 60c5a0cec09121c96d58ec18561c5c6cdc683838 [file] [log] [blame]
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01001/*
Sona Mathewe480ec22024-03-11 15:58:15 -05002 * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01005 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef EL3_COMMON_MACROS_S
8#define EL3_COMMON_MACROS_S
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01009
10#include <arch.h>
11#include <asm_macros.S>
Daniel Boulby928747f2021-05-25 18:09:34 +010012#include <assert_macros.S>
Manish V Badarkhee07e8082020-07-23 12:43:25 +010013#include <context.h>
Varun Wadekar5dc9e9c2020-05-16 20:59:30 -070014#include <lib/xlat_tables/xlat_tables_defs.h>
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010015
16 /*
17 * Helper macro to initialise EL3 registers we care about.
18 */
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000019 .macro el3_arch_init_common
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010020 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +010021 * SCTLR_EL3 has already been initialised - read current value before
22 * modifying.
23 *
24 * SCTLR_EL3.I: Enable the instruction cache.
25 *
Qixiang Xu3cc39172018-03-05 09:31:11 +080026 * SCTLR_EL3.SA: Enable Stack Alignment check. A SP alignment fault
David Cunadofee86532017-04-13 22:38:29 +010027 * exception is generated if a load or store instruction executed at
28 * EL3 uses the SP as the base address and the SP is not aligned to a
29 * 16-byte boundary.
30 *
31 * SCTLR_EL3.A: Enable Alignment fault checking. All instructions that
32 * load or store one or more registers have an alignment check that the
33 * address being accessed is aligned to the size of the data element(s)
34 * being accessed.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010035 * ---------------------------------------------------------------------
36 */
37 mov x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
38 mrs x0, sctlr_el3
39 orr x0, x0, x1
40 msr sctlr_el3, x0
41 isb
42
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090043#ifdef IMAGE_BL31
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010044 /* ---------------------------------------------------------------------
45 * Initialise the per-cpu cache pointer to the CPU.
46 * This is done early to enable crash reporting to have access to crash
47 * stack. Since crash reporting depends on cpu_data to report the
48 * unhandled exception, not doing so can lead to recursive exceptions
49 * due to a NULL TPIDR_EL3.
50 * ---------------------------------------------------------------------
51 */
52 bl init_cpu_data_ptr
53#endif /* IMAGE_BL31 */
54
55 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +010056 * Initialise SCR_EL3, setting all fields rather than relying on hw.
57 * All fields are architecturally UNKNOWN on reset. The following fields
58 * do not change during the TF lifetime. The remaining fields are set to
59 * zero here but are updated ahead of transitioning to a lower EL in the
60 * function cm_init_context_common().
61 *
David Cunadofee86532017-04-13 22:38:29 +010062 * SCR_EL3.SIF: Set to one to disable instruction fetches from
63 * Non-secure memory.
64 *
David Cunadofee86532017-04-13 22:38:29 +010065 * SCR_EL3.EA: Set to one to route External Aborts and SError Interrupts
66 * to EL3 when executing at any EL.
Manish Pandey71af7f12024-01-29 21:17:33 +000067 *
68 * SCR_EL3.EEL2: Set to one if S-EL2 is present and enabled.
69 *
70 * NOTE: Modifying EEL2 bit along with EA bit ensures that we mitigate
71 * against ERRATA_V2_3099206.
Gerald Lejeune632d6df2016-03-22 09:29:23 +010072 * ---------------------------------------------------------------------
73 */
Boyan Karatotev8ae58f02023-04-20 11:00:50 +010074 mov_imm x0, (SCR_RESET_VAL | SCR_EA_BIT | SCR_SIF_BIT)
Manish Pandey71af7f12024-01-29 21:17:33 +000075#if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
76 mrs x1, id_aa64pfr0_el1
77 and x1, x1, #(ID_AA64PFR0_SEL2_MASK << ID_AA64PFR0_SEL2_SHIFT)
78 cbz x1, 1f
79 orr x0, x0, #SCR_EEL2_BIT
80#endif
811:
Gerald Lejeune632d6df2016-03-22 09:29:23 +010082 msr scr_el3, x0
David Cunado5f55e282016-10-31 17:37:34 +000083
84 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +010085 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
86 * Some fields are architecturally UNKNOWN on reset.
87 *
88 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
89 * Debug exceptions, other than Breakpoint Instruction exceptions, are
90 * disabled from all ELs in Secure state.
David Cunado5f55e282016-10-31 17:37:34 +000091 */
Jayanth Dodderi Chidanand118b3352024-06-18 15:22:54 +010092 mov_imm x0, (MDCR_EL3_RESET_VAL | MDCR_SDD_BIT)
dp-arm595d0d52017-02-08 11:51:50 +000093 msr mdcr_el3, x0
David Cunado5f55e282016-10-31 17:37:34 +000094
Gerald Lejeune632d6df2016-03-22 09:29:23 +010095 /* ---------------------------------------------------------------------
96 * Enable External Aborts and SError Interrupts now that the exception
97 * vectors have been setup.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010098 * ---------------------------------------------------------------------
99 */
100 msr daifclr, #DAIF_ABT_BIT
101
102 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +0100103 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
104 * All fields are architecturally UNKNOWN on reset.
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100105 * ---------------------------------------------------------------------
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100106 */
Boyan Karatotev8ae58f02023-04-20 11:00:50 +0100107 mov_imm x0, CPTR_EL3_RESET_VAL
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100108 msr cptr_el3, x0
Sathees Balya0911df12018-12-06 13:33:24 +0000109
110 /*
111 * If Data Independent Timing (DIT) functionality is implemented,
Daniel Boulby928747f2021-05-25 18:09:34 +0100112 * always enable DIT in EL3.
113 * First assert that the FEAT_DIT build flag matches the feature id
114 * register value for DIT.
Sathees Balya0911df12018-12-06 13:33:24 +0000115 */
Daniel Boulby928747f2021-05-25 18:09:34 +0100116#if ENABLE_FEAT_DIT
Andre Przywara1f55c412023-01-26 16:47:52 +0000117#if ENABLE_ASSERTIONS || ENABLE_FEAT_DIT > 1
Sathees Balya0911df12018-12-06 13:33:24 +0000118 mrs x0, id_aa64pfr0_el1
119 ubfx x0, x0, #ID_AA64PFR0_DIT_SHIFT, #ID_AA64PFR0_DIT_LENGTH
Andre Przywara1f55c412023-01-26 16:47:52 +0000120#if ENABLE_FEAT_DIT > 1
121 cbz x0, 1f
122#else
Sona Mathewe480ec22024-03-11 15:58:15 -0500123 cmp x0, #DIT_IMPLEMENTED
Daniel Boulby928747f2021-05-25 18:09:34 +0100124 ASM_ASSERT(eq)
Andre Przywara1f55c412023-01-26 16:47:52 +0000125#endif
126
Daniel Boulby928747f2021-05-25 18:09:34 +0100127#endif /* ENABLE_ASSERTIONS */
Sathees Balya0911df12018-12-06 13:33:24 +0000128 mov x0, #DIT_BIT
129 msr DIT, x0
Andre Przywara1f55c412023-01-26 16:47:52 +00001301:
Daniel Boulby928747f2021-05-25 18:09:34 +0100131#endif
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100132 .endm
133
134/* -----------------------------------------------------------------------------
135 * This is the super set of actions that need to be performed during a cold boot
Juan Castillo7d199412015-12-14 09:35:25 +0000136 * or a warm boot in EL3. This code is shared by BL1 and BL31.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100137 *
138 * This macro will always perform reset handling, architectural initialisations
139 * and stack setup. The rest of the actions are optional because they might not
140 * be needed, depending on the context in which this macro is called. This is
141 * why this macro is parameterised ; each parameter allows to enable/disable
142 * some actions.
143 *
David Cunadofee86532017-04-13 22:38:29 +0100144 * _init_sctlr:
145 * Whether the macro needs to initialise SCTLR_EL3, including configuring
146 * the endianness of data accesses.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100147 *
148 * _warm_boot_mailbox:
149 * Whether the macro needs to detect the type of boot (cold/warm). The
150 * detection is based on the platform entrypoint address : if it is zero
151 * then it is a cold boot, otherwise it is a warm boot. In the latter case,
152 * this macro jumps on the platform entrypoint address.
153 *
154 * _secondary_cold_boot:
155 * Whether the macro needs to identify the CPU that is calling it: primary
156 * CPU or secondary CPU. The primary CPU will be allowed to carry on with
157 * the platform initialisations, while the secondaries will be put in a
158 * platform-specific state in the meantime.
159 *
160 * If the caller knows this macro will only be called by the primary CPU
161 * then this parameter can be defined to 0 to skip this step.
162 *
163 * _init_memory:
164 * Whether the macro needs to initialise the memory.
165 *
166 * _init_c_runtime:
167 * Whether the macro needs to initialise the C runtime environment.
168 *
169 * _exception_vectors:
170 * Address of the exception vectors to program in the VBAR_EL3 register.
Manish Pandeyc8257682019-11-26 11:34:17 +0000171 *
172 * _pie_fixup_size:
173 * Size of memory region to fixup Global Descriptor Table (GDT).
174 *
175 * A non-zero value is expected when firmware needs GDT to be fixed-up.
176 *
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100177 * -----------------------------------------------------------------------------
178 */
179 .macro el3_entrypoint_common \
David Cunadofee86532017-04-13 22:38:29 +0100180 _init_sctlr, _warm_boot_mailbox, _secondary_cold_boot, \
Manish Pandeyc8257682019-11-26 11:34:17 +0000181 _init_memory, _init_c_runtime, _exception_vectors, \
182 _pie_fixup_size
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100183
David Cunadofee86532017-04-13 22:38:29 +0100184 .if \_init_sctlr
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100185 /* -------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +0100186 * This is the initialisation of SCTLR_EL3 and so must ensure
187 * that all fields are explicitly set rather than relying on hw.
188 * Some fields reset to an IMPLEMENTATION DEFINED value and
189 * others are architecturally UNKNOWN on reset.
190 *
191 * SCTLR.EE: Set the CPU endianness before doing anything that
192 * might involve memory reads or writes. Set to zero to select
193 * Little Endian.
194 *
195 * SCTLR_EL3.WXN: For the EL3 translation regime, this field can
196 * force all memory regions that are writeable to be treated as
197 * XN (Execute-never). Set to zero so that this control has no
198 * effect on memory access permissions.
199 *
Qixiang Xu3cc39172018-03-05 09:31:11 +0800200 * SCTLR_EL3.SA: Set to zero to disable Stack Alignment check.
David Cunadofee86532017-04-13 22:38:29 +0100201 *
202 * SCTLR_EL3.A: Set to zero to disable Alignment fault checking.
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000203 *
204 * SCTLR.DSSBS: Set to zero to disable speculation store bypass
205 * safe behaviour upon exception entry to EL3.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100206 * -------------------------------------------------------------
207 */
David Cunadofee86532017-04-13 22:38:29 +0100208 mov_imm x0, (SCTLR_RESET_VAL & ~(SCTLR_EE_BIT | SCTLR_WXN_BIT \
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000209 | SCTLR_SA_BIT | SCTLR_A_BIT | SCTLR_DSSBS_BIT))
Manish Pandey514a3012023-10-10 13:53:25 +0100210#if ENABLE_FEAT_RAS
Manish Pandey6b5721f2023-06-26 17:46:14 +0100211 /* If FEAT_RAS is present assume FEAT_IESB is also present */
212 orr x0, x0, #SCTLR_IESB_BIT
213#endif
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100214 msr sctlr_el3, x0
215 isb
David Cunadofee86532017-04-13 22:38:29 +0100216 .endif /* _init_sctlr */
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100217
218 .if \_warm_boot_mailbox
219 /* -------------------------------------------------------------
220 * This code will be executed for both warm and cold resets.
221 * Now is the time to distinguish between the two.
222 * Query the platform entrypoint address and if it is not zero
223 * then it means it is a warm boot so jump to this address.
224 * -------------------------------------------------------------
225 */
Soby Mathew3700a922015-07-13 11:21:11 +0100226 bl plat_get_my_entrypoint
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100227 cbz x0, do_cold_boot
228 br x0
229
230 do_cold_boot:
231 .endif /* _warm_boot_mailbox */
232
Manish Pandeyc8257682019-11-26 11:34:17 +0000233 .if \_pie_fixup_size
234#if ENABLE_PIE
235 /*
236 * ------------------------------------------------------------
237 * If PIE is enabled fixup the Global descriptor Table only
238 * once during primary core cold boot path.
239 *
240 * Compile time base address, required for fixup, is calculated
241 * using "pie_fixup" label present within first page.
242 * ------------------------------------------------------------
243 */
244 pie_fixup:
245 ldr x0, =pie_fixup
Jimmy Brissoned202072020-08-04 16:18:52 -0500246 and x0, x0, #~(PAGE_SIZE_MASK)
Manish Pandeyc8257682019-11-26 11:34:17 +0000247 mov_imm x1, \_pie_fixup_size
248 add x1, x1, x0
249 bl fixup_gdt_reloc
250#endif /* ENABLE_PIE */
251 .endif /* _pie_fixup_size */
252
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000253 /* ---------------------------------------------------------------------
Dimitris Papastamos446f7f12017-11-30 14:53:53 +0000254 * Set the exception vectors.
255 * ---------------------------------------------------------------------
256 */
257 adr x0, \_exception_vectors
258 msr vbar_el3, x0
259 isb
260
Zelalem Aweke688fbf72021-07-09 11:37:10 -0500261#if !(defined(IMAGE_BL2) && ENABLE_RME)
Dimitris Papastamos446f7f12017-11-30 14:53:53 +0000262 /* ---------------------------------------------------------------------
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000263 * It is a cold boot.
264 * Perform any processor specific actions upon reset e.g. cache, TLB
265 * invalidations etc.
266 * ---------------------------------------------------------------------
267 */
268 bl reset_handler
Zelalem Aweke688fbf72021-07-09 11:37:10 -0500269#endif
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000270
Dimitris Papastamos446f7f12017-11-30 14:53:53 +0000271 el3_arch_init_common
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000272
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100273 .if \_secondary_cold_boot
274 /* -------------------------------------------------------------
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000275 * Check if this is a primary or secondary CPU cold boot.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100276 * The primary CPU will set up the platform while the
277 * secondaries are placed in a platform-specific state until the
278 * primary CPU performs the necessary actions to bring them out
279 * of that state and allows entry into the OS.
280 * -------------------------------------------------------------
281 */
Soby Mathew3700a922015-07-13 11:21:11 +0100282 bl plat_is_my_cpu_primary
Soby Matheweb3bbf12015-06-08 12:32:50 +0100283 cbnz w0, do_primary_cold_boot
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100284
285 /* This is a cold boot on a secondary CPU */
286 bl plat_secondary_cold_boot_setup
287 /* plat_secondary_cold_boot_setup() is not supposed to return */
Antonio Nino Diaz1f21bcf2016-02-01 13:57:25 +0000288 bl el3_panic
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100289
290 do_primary_cold_boot:
291 .endif /* _secondary_cold_boot */
292
293 /* ---------------------------------------------------------------------
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000294 * Initialize memory now. Secondary CPU initialization won't get to this
295 * point.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100296 * ---------------------------------------------------------------------
297 */
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100298
299 .if \_init_memory
300 bl platform_mem_init
301 .endif /* _init_memory */
302
303 /* ---------------------------------------------------------------------
304 * Init C runtime environment:
305 * - Zero-initialise the NOBITS sections. There are 2 of them:
306 * - the .bss section;
307 * - the coherent memory section (if any).
308 * - Relocate the data section from ROM to RAM, if required.
309 * ---------------------------------------------------------------------
310 */
311 .if \_init_c_runtime
Zelalem Aweke688fbf72021-07-09 11:37:10 -0500312#if defined(IMAGE_BL31) || (defined(IMAGE_BL2) && \
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600313 ((RESET_TO_BL2 && BL2_INV_DCACHE) || ENABLE_RME))
Achin Guptae9c4a642015-09-11 16:03:13 +0100314 /* -------------------------------------------------------------
315 * Invalidate the RW memory used by the BL31 image. This
316 * includes the data and NOBITS sections. This is done to
317 * safeguard against possible corruption of this memory by
318 * dirty cache lines in a system cache as a result of use by
Zelalem Awekeb0d69e82021-10-15 17:25:52 -0500319 * an earlier boot loader stage. If PIE is enabled however,
320 * RO sections including the GOT may be modified during
321 * pie fixup. Therefore, to be on the safe side, invalidate
322 * the entire image region if PIE is enabled.
Achin Guptae9c4a642015-09-11 16:03:13 +0100323 * -------------------------------------------------------------
324 */
Zelalem Awekeb0d69e82021-10-15 17:25:52 -0500325#if ENABLE_PIE
326#if SEPARATE_CODE_AND_RODATA
327 adrp x0, __TEXT_START__
328 add x0, x0, :lo12:__TEXT_START__
329#else
330 adrp x0, __RO_START__
331 add x0, x0, :lo12:__RO_START__
332#endif /* SEPARATE_CODE_AND_RODATA */
333#else
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100334 adrp x0, __RW_START__
335 add x0, x0, :lo12:__RW_START__
Zelalem Awekeb0d69e82021-10-15 17:25:52 -0500336#endif /* ENABLE_PIE */
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100337 adrp x1, __RW_END__
338 add x1, x1, :lo12:__RW_END__
Achin Guptae9c4a642015-09-11 16:03:13 +0100339 sub x1, x1, x0
340 bl inv_dcache_range
Samuel Holland31a14e12018-10-17 21:40:18 -0500341#if defined(IMAGE_BL31) && SEPARATE_NOBITS_REGION
342 adrp x0, __NOBITS_START__
343 add x0, x0, :lo12:__NOBITS_START__
344 adrp x1, __NOBITS_END__
345 add x1, x1, :lo12:__NOBITS_END__
346 sub x1, x1, x0
347 bl inv_dcache_range
348#endif
Jiafei Pan0824b452022-02-24 10:47:33 +0800349#if defined(IMAGE_BL2) && SEPARATE_BL2_NOLOAD_REGION
350 adrp x0, __BL2_NOLOAD_START__
351 add x0, x0, :lo12:__BL2_NOLOAD_START__
352 adrp x1, __BL2_NOLOAD_END__
353 add x1, x1, :lo12:__BL2_NOLOAD_END__
354 sub x1, x1, x0
355 bl inv_dcache_range
356#endif
Roberto Vargase0e99462017-10-30 14:43:43 +0000357#endif
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100358 adrp x0, __BSS_START__
359 add x0, x0, :lo12:__BSS_START__
Achin Guptae9c4a642015-09-11 16:03:13 +0100360
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100361 adrp x1, __BSS_END__
362 add x1, x1, :lo12:__BSS_END__
363 sub x1, x1, x0
Douglas Raillard21362a92016-12-02 13:51:54 +0000364 bl zeromem
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100365
366#if USE_COHERENT_MEM
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100367 adrp x0, __COHERENT_RAM_START__
368 add x0, x0, :lo12:__COHERENT_RAM_START__
369 adrp x1, __COHERENT_RAM_END_UNALIGNED__
370 add x1, x1, :lo12: __COHERENT_RAM_END_UNALIGNED__
371 sub x1, x1, x0
Douglas Raillard21362a92016-12-02 13:51:54 +0000372 bl zeromem
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100373#endif
374
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600375#if defined(IMAGE_BL1) || \
376 (defined(IMAGE_BL2) && RESET_TO_BL2 && BL2_IN_XIP_MEM)
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100377 adrp x0, __DATA_RAM_START__
378 add x0, x0, :lo12:__DATA_RAM_START__
379 adrp x1, __DATA_ROM_START__
380 add x1, x1, :lo12:__DATA_ROM_START__
381 adrp x2, __DATA_RAM_END__
382 add x2, x2, :lo12:__DATA_RAM_END__
383 sub x2, x2, x0
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100384 bl memcpy16
385#endif
386 .endif /* _init_c_runtime */
387
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100388 /* ---------------------------------------------------------------------
389 * Use SP_EL0 for the C runtime stack.
390 * ---------------------------------------------------------------------
391 */
392 msr spsel, #0
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100393
394 /* ---------------------------------------------------------------------
395 * Allocate a stack whose memory will be marked as Normal-IS-WBWA when
396 * the MMU is enabled. There is no risk of reading stale stack memory
397 * after enabling the MMU as only the primary CPU is running at the
398 * moment.
399 * ---------------------------------------------------------------------
400 */
Soby Mathew3700a922015-07-13 11:21:11 +0100401 bl plat_set_my_stack
Douglas Raillard306593d2017-02-24 18:14:15 +0000402
403#if STACK_PROTECTOR_ENABLED
404 .if \_init_c_runtime
405 bl update_stack_protector_canary
406 .endif /* _init_c_runtime */
407#endif
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100408 .endm
409
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100410 .macro apply_at_speculative_wa
411#if ERRATA_SPECULATIVE_AT
412 /*
Manish Pandey66a056e2023-01-11 21:41:07 +0000413 * This function expects x30 has been saved.
414 * Also, save x29 which will be used in the called function.
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100415 */
Manish Pandey66a056e2023-01-11 21:41:07 +0000416 str x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100417 bl save_and_update_ptw_el1_sys_regs
Manish Pandey66a056e2023-01-11 21:41:07 +0000418 ldr x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X29]
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100419#endif
420 .endm
421
422 .macro restore_ptw_el1_sys_regs
423#if ERRATA_SPECULATIVE_AT
424 /* -----------------------------------------------------------
425 * In case of ERRATA_SPECULATIVE_AT, must follow below order
426 * to ensure that page table walk is not enabled until
427 * restoration of all EL1 system registers. TCR_EL1 register
428 * should be updated at the end which restores previous page
429 * table walk setting of stage1 i.e.(TCR_EL1.EPDx) bits. ISB
430 * ensures that CPU does below steps in order.
431 *
432 * 1. Ensure all other system registers are written before
433 * updating SCTLR_EL1 using ISB.
434 * 2. Restore SCTLR_EL1 register.
435 * 3. Ensure SCTLR_EL1 written successfully using ISB.
436 * 4. Restore TCR_EL1 register.
437 * -----------------------------------------------------------
438 */
439 isb
Jayanth Dodderi Chidanand3a71df62024-06-05 11:13:05 +0100440 ldp x28, x29, [sp, #CTX_ERRATA_SPEC_AT_OFFSET + CTX_ERRATA_SPEC_AT_SCTLR_EL1]
Manish V Badarkhee07e8082020-07-23 12:43:25 +0100441 msr sctlr_el1, x28
442 isb
443 msr tcr_el1, x29
444#endif
445 .endm
446
Elizabeth Ho4fc00d22023-07-18 14:10:25 +0100447/* -----------------------------------------------------------------
448 * The below macro reads SCR_EL3 from the context structure to
449 * determine the security state of the context upon ERET.
450 * ------------------------------------------------------------------
451 */
452 .macro get_security_state _ret:req, _scr_reg:req
453 ubfx \_ret, \_scr_reg, #SCR_NSE_SHIFT, #1
454 cmp \_ret, #1
455 beq realm_state
456 bfi \_ret, \_scr_reg, #0, #1
457 b end
458 realm_state:
459 mov \_ret, #2
460 end:
461 .endm
462
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000463#endif /* EL3_COMMON_MACROS_S */