blob: 21d9b663072bfeb0401f149c7accfd71e54996c7 [file] [log] [blame]
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +08001/*
2 * Copyright (c) 2020-2022, Intel Corporation. All rights reserved.
Girisha Dengi15c86722024-11-15 23:03:02 +08003 * Copyright (c) 2025, Altera Corporation. All rights reserved.
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +08004 *
5 * SPDX-License-Identifier: BSD-3-Clause
6 */
7
8#ifndef SOCFPGA_FCS_H
9#define SOCFPGA_FCS_H
10
11/* FCS Definitions */
12
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080013#define FCS_RANDOM_WORD_SIZE 8U
14#define FCS_PROV_DATA_WORD_SIZE 44U
15#define FCS_SHA384_WORD_SIZE 12U
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080016
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080017#define FCS_RANDOM_BYTE_SIZE (FCS_RANDOM_WORD_SIZE * 4U)
18#define FCS_RANDOM_EXT_MAX_WORD_SIZE 1020U
19#define FCS_PROV_DATA_BYTE_SIZE (FCS_PROV_DATA_WORD_SIZE * 4U)
20#define FCS_SHA384_BYTE_SIZE (FCS_SHA384_WORD_SIZE * 4U)
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080021
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080022#define FCS_RANDOM_EXT_OFFSET 3
Sieu Mun Tange7a037f2022-05-10 17:18:19 +080023
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080024#define FCS_MODE_DECRYPT 0x0
25#define FCS_MODE_ENCRYPT 0x1
26#define FCS_ENCRYPTION_DATA_0 0x10100
27#define FCS_DECRYPTION_DATA_0 0x10102
28#define FCS_OWNER_ID_OFFSET 0xC
29#define FCS_CRYPTION_CRYPTO_HEADER 0x07000000
30#define FCS_CRYPTION_RESP_WORD_SIZE 4U
31#define FCS_CRYPTION_RESP_SIZE_OFFSET 3U
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080032
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080033#define PSGSIGMA_TEARDOWN_MAGIC 0xB852E2A4
34#define PSGSIGMA_SESSION_ID_ONE 0x1
35#define PSGSIGMA_UNKNOWN_SESSION 0xFFFFFFFF
Sieu Mun Tang2a820b92022-05-11 09:59:55 +080036
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080037#define RESERVED_AS_ZERO 0x0
Sieu Mun Tanga068fdf2022-05-11 10:01:54 +080038/* FCS Single cert */
39
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080040#define FCS_BIG_CNTR_SEL 0x1
Sieu Mun Tanga068fdf2022-05-11 10:01:54 +080041
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080042#define FCS_SVN_CNTR_0_SEL 0x2
43#define FCS_SVN_CNTR_1_SEL 0x3
44#define FCS_SVN_CNTR_2_SEL 0x4
45#define FCS_SVN_CNTR_3_SEL 0x5
Sieu Mun Tanga068fdf2022-05-11 10:01:54 +080046
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080047#define FCS_BIG_CNTR_VAL_MAX 495U
48#define FCS_SVN_CNTR_VAL_MAX 64U
Sieu Mun Tang2a820b92022-05-11 09:59:55 +080049
Sieu Mun Tang28af1652022-05-09 10:48:53 +080050/* FCS Attestation Cert Request Parameter */
51
Boon Khai Ngd2df2042021-08-30 15:05:49 +080052#define FCS_ATTEST_FIRMWARE_CERT 0x01
53#define FCS_ATTEST_DEV_ID_SELF_SIGN_CERT 0x02
54#define FCS_ATTEST_DEV_ID_ENROLL_CERT 0x04
55#define FCS_ATTEST_ENROLL_SELF_SIGN_CERT 0x08
56#define FCS_ATTEST_ALIAS_CERT 0x10
57#define FCS_ATTEST_CERT_MAX_REQ_PARAM 0xFF
Sieu Mun Tang28af1652022-05-09 10:48:53 +080058
Sieu Mun Tangfb1f6e92022-05-09 14:16:14 +080059/* FCS Crypto Service */
60
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080061#define FCS_CS_KEY_OBJ_MAX_WORD_SIZE 88U
62#define FCS_CS_KEY_INFO_MAX_WORD_SIZE 36U
63#define FCS_CS_KEY_RESP_STATUS_MASK 0xFF
64#define FCS_CS_KEY_RESP_STATUS_OFFSET 16U
Sieu Mun Tangfb1f6e92022-05-09 14:16:14 +080065
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080066#define FCS_CS_FIELD_SIZE_MASK 0xFFFF
67#define FCS_CS_FIELD_FLAG_OFFSET 24
68#define FCS_CS_FIELD_FLAG_INIT BIT(0)
69#define FCS_CS_FIELD_FLAG_UPDATE BIT(1)
70#define FCS_CS_FIELD_FLAG_FINALIZE BIT(2)
Sieu Mun Tange7a037f2022-05-10 17:18:19 +080071
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080072#define FCS_AES_MAX_DATA_SIZE 0x10000000 /* 256 MB */
73#define FCS_AES_MIN_DATA_SIZE 0x20 /* 32 Byte */
74#define FCS_AES_CMD_MAX_WORD_SIZE 15U
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +080075
Jit Loon Lim581ad472023-05-17 12:26:11 +080076#define FCS_MAX_DATA_SIZE 0x20000000 /* 512 MB */
77#define FCS_MIN_DATA_SIZE 0x8 /* 8 Bytes */
78
Girisha Dengi81ab27e2025-03-21 19:50:54 +080079#define FCS_AES_DATA_SIZE_CHECK(x) (((x >= FCS_AES_MIN_DATA_SIZE) && \
80 (x <= FCS_AES_MAX_DATA_SIZE)) ? \
81 true : false)
82
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080083#define FCS_GET_DIGEST_CMD_MAX_WORD_SIZE 7U
84#define FCS_GET_DIGEST_RESP_MAX_WORD_SIZE 19U
85#define FCS_MAC_VERIFY_CMD_MAX_WORD_SIZE 23U
86#define FCS_MAC_VERIFY_RESP_MAX_WORD_SIZE 4U
87#define FCS_SHA_HMAC_CRYPTO_PARAM_SIZE_OFFSET 8U
Sieu Mun Tange2f3ede2022-05-10 17:36:32 +080088
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080089#define FCS_ECDSA_GET_PUBKEY_MAX_WORD_SIZE 5U
90#define FCS_ECDSA_SHA2_DATA_SIGN_CMD_MAX_WORD_SIZE 7U
91#define FCS_ECDSA_SHA2_DATA_SIG_VERIFY_CMD_MAX_WORD_SIZE 43U
Sieu Mun Tang8aa05ad2022-05-10 17:50:30 +080092#define FCS_ECDSA_HASH_SIGN_CMD_MAX_WORD_SIZE 17U
Sieu Mun Tang59357e82022-05-10 17:53:32 +080093#define FCS_ECDSA_HASH_SIG_VERIFY_CMD_MAX_WORD_SIZE 52U
Sieu Mun Tang0675c222022-05-10 17:48:11 +080094#define FCS_ECDH_REQUEST_CMD_MAX_WORD_SIZE 29U
Jit Loon Lim6f9a4cc2022-09-13 10:24:04 +080095
Girisha Dengi15c86722024-11-15 23:03:02 +080096#define FCS_CRYPTO_ECB_BUFFER_SIZE 12U
97#define FCS_CRYPTO_CBC_CTR_BUFFER_SIZE 28U
98#define FCS_CRYPTO_BLOCK_MODE_MASK 0x07
99#define FCS_CRYPTO_ECB_MODE 0x00
100#define FCS_CRYPTO_CBC_MODE 0x01
101#define FCS_CRYPTO_CTR_MODE 0x02
102#define FCS_CRYPTO_GCM_MODE 0x03
103#define FCS_CRYPTO_GCM_GHASH_MODE 0x04
104
105#define FCS_HKDF_REQUEST_DATA_SIZE 512U
106#define FCS_HKDF_KEY_OBJ_MAX_SIZE 352U
107#define FCS_HKDF_KEY_DATA_SIZE 168U
108#define FCS_HKDF_STEP0_1_KEY_OBJ_SIZE_BITS 384U
109#define FCS_HKDF_STEP2_KEY_OBJ_SIZE_BITS 256U
110#define FCS_HKDF_INPUT_BLOCK_SIZE 80U
111#define FCS_HKDF_SHA2_384_KEY_DATA_SIZE 48U
Jit Loon Lim6f9a4cc2022-09-13 10:24:04 +0800112
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800113/* FCS Payload Structure */
Sieu Mun Tange7a037f2022-05-10 17:18:19 +0800114typedef struct fcs_rng_payload_t {
115 uint32_t session_id;
116 uint32_t context_id;
117 uint32_t crypto_header;
118 uint32_t size;
119} fcs_rng_payload;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800120
Sieu Mun Tang128d2a72022-05-11 09:49:25 +0800121typedef struct fcs_encrypt_payload_t {
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800122 uint32_t first_word;
123 uint32_t src_addr;
124 uint32_t src_size;
125 uint32_t dst_addr;
126 uint32_t dst_size;
Sieu Mun Tang128d2a72022-05-11 09:49:25 +0800127} fcs_encrypt_payload;
128
129typedef struct fcs_decrypt_payload_t {
130 uint32_t first_word;
131 uint32_t owner_id[2];
132 uint32_t src_addr;
133 uint32_t src_size;
134 uint32_t dst_addr;
135 uint32_t dst_size;
136} fcs_decrypt_payload;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800137
Sieu Mun Tang22322fb2022-05-09 16:05:58 +0800138typedef struct fcs_encrypt_ext_payload_t {
139 uint32_t session_id;
140 uint32_t context_id;
141 uint32_t crypto_header;
142 uint32_t src_addr;
143 uint32_t src_size;
144 uint32_t dst_addr;
145 uint32_t dst_size;
146} fcs_encrypt_ext_payload;
147
148typedef struct fcs_decrypt_ext_payload_t {
149 uint32_t session_id;
150 uint32_t context_id;
151 uint32_t crypto_header;
152 uint32_t owner_id[2];
153 uint32_t src_addr;
154 uint32_t src_size;
155 uint32_t dst_addr;
156 uint32_t dst_size;
157} fcs_decrypt_ext_payload;
158
Sieu Mun Tang2a820b92022-05-11 09:59:55 +0800159typedef struct psgsigma_teardown_msg_t {
160 uint32_t reserved_word;
161 uint32_t magic_word;
162 uint32_t session_id;
163} psgsigma_teardown_msg;
164
Sieu Mun Tanga068fdf2022-05-11 10:01:54 +0800165typedef struct fcs_cntr_set_preauth_payload_t {
166 uint32_t first_word;
167 uint32_t counter_value;
168} fcs_cntr_set_preauth_payload;
Sieu Mun Tang2a820b92022-05-11 09:59:55 +0800169
Sieu Mun Tangfb1f6e92022-05-09 14:16:14 +0800170typedef struct fcs_cs_key_payload_t {
171 uint32_t session_id;
172 uint32_t reserved0;
173 uint32_t reserved1;
174 uint32_t key_id;
175} fcs_cs_key_payload;
176
Sieu Mun Tangd907cc32022-05-10 17:24:05 +0800177typedef struct fcs_crypto_service_data_t {
178 uint32_t session_id;
179 uint32_t context_id;
180 uint32_t key_id;
181 uint32_t crypto_param_size;
182 uint64_t crypto_param;
Sieu Mun Tange77d37d2022-04-28 16:23:20 +0800183 uint8_t is_updated;
Sieu Mun Tangd907cc32022-05-10 17:24:05 +0800184} fcs_crypto_service_data;
185
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +0800186typedef struct fcs_crypto_service_aes_data_t {
187 uint32_t session_id;
188 uint32_t context_id;
189 uint32_t param_size;
190 uint32_t key_id;
191 uint32_t crypto_param[7];
Sieu Mun Tang9bea8152022-04-28 16:15:54 +0800192 uint8_t is_updated;
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +0800193} fcs_crypto_service_aes_data;
194
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800195/* Functions Definitions */
196
197uint32_t intel_fcs_random_number_gen(uint64_t addr, uint64_t *ret_size,
198 uint32_t *mbox_error);
Sieu Mun Tange7a037f2022-05-10 17:18:19 +0800199int intel_fcs_random_number_gen_ext(uint32_t session_id, uint32_t context_id,
200 uint32_t size, uint32_t *send_id);
Girisha Dengi15c86722024-11-15 23:03:02 +0800201uint32_t intel_fcs_send_cert(uint32_t smc_fid, uint32_t trans_id,
202 uint64_t addr, uint64_t size,
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800203 uint32_t *send_id);
204uint32_t intel_fcs_get_provision_data(uint32_t *send_id);
Girisha Dengi15c86722024-11-15 23:03:02 +0800205uint32_t intel_fcs_cntr_set_preauth(uint32_t smc_fid, uint32_t trans_id,
206 uint8_t counter_type,
Sieu Mun Tanga068fdf2022-05-11 10:01:54 +0800207 int32_t counter_value,
208 uint32_t test_bit,
209 uint32_t *mbox_error);
Sieu Mun Tang128d2a72022-05-11 09:49:25 +0800210uint32_t intel_fcs_encryption(uint32_t src_addr, uint32_t src_size,
211 uint32_t dst_addr, uint32_t dst_size,
212 uint32_t *send_id);
213
214uint32_t intel_fcs_decryption(uint32_t src_addr, uint32_t src_size,
215 uint32_t dst_addr, uint32_t dst_size,
216 uint32_t *send_id);
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800217
Girisha Dengi15c86722024-11-15 23:03:02 +0800218int intel_fcs_encryption_ext(uint32_t smc_fid, uint32_t trans_id,
219 uint32_t session_id, uint32_t context_id,
Sieu Mun Tang22322fb2022-05-09 16:05:58 +0800220 uint32_t src_addr, uint32_t src_size,
221 uint32_t dst_addr, uint32_t *dst_size,
Girisha Dengi15c86722024-11-15 23:03:02 +0800222 uint32_t *mbox_error, uint32_t smmu_src_addr,
223 uint32_t smmu_dst_addr);
224int intel_fcs_decryption_ext(uint32_t smc_fid, uint32_t trans_id,
225 uint32_t sesion_id, uint32_t context_id,
Sieu Mun Tang22322fb2022-05-09 16:05:58 +0800226 uint32_t src_addr, uint32_t src_size,
227 uint32_t dst_addr, uint32_t *dst_size,
Girisha Dengi15c86722024-11-15 23:03:02 +0800228 uint32_t *mbox_error, uint64_t owner_id,
229 uint32_t smmu_src_addr, uint32_t smmu_dst_addr);
Sieu Mun Tang22322fb2022-05-09 16:05:58 +0800230
Sieu Mun Tang2a820b92022-05-11 09:59:55 +0800231int intel_fcs_sigma_teardown(uint32_t session_id, uint32_t *mbox_error);
232int intel_fcs_chip_id(uint32_t *id_low, uint32_t *id_high, uint32_t *mbox_error);
233int intel_fcs_attestation_subkey(uint64_t src_addr, uint32_t src_size,
234 uint64_t dst_addr, uint32_t *dst_size,
235 uint32_t *mbox_error);
236int intel_fcs_get_measurement(uint64_t src_addr, uint32_t src_size,
237 uint64_t dst_addr, uint32_t *dst_size,
238 uint32_t *mbox_error);
Sieu Mun Tanga34b8812022-03-17 03:11:55 +0800239uint32_t intel_fcs_get_rom_patch_sha384(uint64_t addr, uint64_t *ret_size,
240 uint32_t *mbox_error);
241
Girisha Dengi15c86722024-11-15 23:03:02 +0800242int intel_fcs_create_cert_on_reload(uint32_t smc_fid, uint32_t trans_id,
243 uint32_t cert_request, uint32_t *mbox_error);
244int intel_fcs_get_attestation_cert(uint32_t smc_fid, uint32_t trans_id,
245 uint32_t cert_request, uint64_t dst_addr,
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800246 uint32_t *dst_size, uint32_t *mbox_error);
247
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800248int intel_fcs_open_crypto_service_session(uint32_t *session_id,
249 uint32_t *mbox_error);
250int intel_fcs_close_crypto_service_session(uint32_t session_id,
251 uint32_t *mbox_error);
252
Sieu Mun Tangfb1f6e92022-05-09 14:16:14 +0800253int intel_fcs_import_crypto_service_key(uint64_t src_addr, uint32_t src_size,
254 uint32_t *mbox_error);
255int intel_fcs_export_crypto_service_key(uint32_t session_id, uint32_t key_id,
256 uint64_t dst_addr, uint32_t *dst_size,
257 uint32_t *mbox_error);
258int intel_fcs_remove_crypto_service_key(uint32_t session_id, uint32_t key_id,
259 uint32_t *mbox_error);
260int intel_fcs_get_crypto_service_key_info(uint32_t session_id, uint32_t key_id,
261 uint64_t dst_addr, uint32_t *dst_size,
262 uint32_t *mbox_error);
263
Sieu Mun Tangd907cc32022-05-10 17:24:05 +0800264int intel_fcs_get_digest_init(uint32_t session_id, uint32_t context_id,
265 uint32_t key_id, uint32_t param_size,
266 uint64_t param_data, uint32_t *mbox_error);
Girisha Dengi15c86722024-11-15 23:03:02 +0800267int intel_fcs_get_digest_update_finalize(uint32_t smc_fid, uint32_t trans_id,
268 uint32_t session_id, uint32_t context_id,
Sieu Mun Tangd907cc32022-05-10 17:24:05 +0800269 uint32_t src_addr, uint32_t src_size,
270 uint64_t dst_addr, uint32_t *dst_size,
Girisha Dengi15c86722024-11-15 23:03:02 +0800271 uint8_t is_finalised, uint32_t *mbox_error,
272 uint32_t smmu_src_addr);
Sieu Mun Tangbd8da632022-09-28 15:58:28 +0800273int intel_fcs_get_digest_smmu_update_finalize(uint32_t session_id, uint32_t context_id,
274 uint32_t src_addr, uint32_t src_size,
275 uint64_t dst_addr, uint32_t *dst_size,
276 uint8_t is_finalised, uint32_t *mbox_error,
277 uint32_t *send_id);
Sieu Mun Tangd907cc32022-05-10 17:24:05 +0800278
Sieu Mun Tang583149a2022-05-10 17:27:12 +0800279int intel_fcs_mac_verify_init(uint32_t session_id, uint32_t context_id,
280 uint32_t key_id, uint32_t param_size,
281 uint64_t param_data, uint32_t *mbox_error);
Girisha Dengi15c86722024-11-15 23:03:02 +0800282int intel_fcs_mac_verify_update_finalize(uint32_t smc_fid, uint32_t trans_id,
283 uint32_t session_id, uint32_t context_id,
Sieu Mun Tang583149a2022-05-10 17:27:12 +0800284 uint32_t src_addr, uint32_t src_size,
285 uint64_t dst_addr, uint32_t *dst_size,
Sieu Mun Tang527df9f2022-04-28 16:28:48 +0800286 uint32_t data_size, uint8_t is_finalised,
Girisha Dengi15c86722024-11-15 23:03:02 +0800287 uint32_t *mbox_error, uint64_t smmu_src_addr);
Sieu Mun Tangbd8da632022-09-28 15:58:28 +0800288int intel_fcs_mac_verify_smmu_update_finalize(uint32_t session_id, uint32_t context_id,
289 uint32_t src_addr, uint32_t src_size,
290 uint64_t dst_addr, uint32_t *dst_size,
291 uint32_t data_size, uint8_t is_finalised,
292 uint32_t *mbox_error, uint32_t *send_id);
Sieu Mun Tang583149a2022-05-10 17:27:12 +0800293
Sieu Mun Tang8aa05ad2022-05-10 17:50:30 +0800294int intel_fcs_ecdsa_hash_sign_init(uint32_t session_id, uint32_t context_id,
295 uint32_t key_id, uint32_t param_size,
296 uint64_t param_data, uint32_t *mbox_error);
Girisha Dengi15c86722024-11-15 23:03:02 +0800297int intel_fcs_ecdsa_hash_sign_finalize(uint32_t smc_fid, uint32_t trans_id,
298 uint32_t session_id, uint32_t context_id,
Sieu Mun Tang8aa05ad2022-05-10 17:50:30 +0800299 uint32_t src_addr, uint32_t src_size,
300 uint64_t dst_addr, uint32_t *dst_size,
301 uint32_t *mbox_error);
302
Sieu Mun Tang59357e82022-05-10 17:53:32 +0800303int intel_fcs_ecdsa_hash_sig_verify_init(uint32_t session_id, uint32_t context_id,
304 uint32_t key_id, uint32_t param_size,
305 uint64_t param_data, uint32_t *mbox_error);
Girisha Dengi15c86722024-11-15 23:03:02 +0800306int intel_fcs_ecdsa_hash_sig_verify_finalize(uint32_t smc_fid, uint32_t trans_id,
307 uint32_t session_id, uint32_t context_id,
Sieu Mun Tang59357e82022-05-10 17:53:32 +0800308 uint32_t src_addr, uint32_t src_size,
309 uint64_t dst_addr, uint32_t *dst_size,
310 uint32_t *mbox_error);
311
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +0800312int intel_fcs_ecdsa_sha2_data_sign_init(uint32_t session_id,
313 uint32_t context_id, uint32_t key_id,
314 uint32_t param_size, uint64_t param_data,
315 uint32_t *mbox_error);
Girisha Dengi15c86722024-11-15 23:03:02 +0800316int intel_fcs_ecdsa_sha2_data_sign_update_finalize(uint32_t smc_fid, uint32_t trans_id,
317 uint32_t session_id, uint32_t context_id,
318 uint32_t src_addr, uint32_t src_size,
319 uint64_t dst_addr, uint32_t *dst_size,
320 uint8_t is_finalised, uint32_t *mbox_error,
321 uint64_t smmu_src_addr);
Sieu Mun Tangbd8da632022-09-28 15:58:28 +0800322int intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(uint32_t session_id,
323 uint32_t context_id, uint32_t src_addr,
324 uint32_t src_size, uint64_t dst_addr,
325 uint32_t *dst_size, uint8_t is_finalised,
326 uint32_t *mbox_error, uint32_t *send_id);
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +0800327
Sieu Mun Tangdcaab772022-05-11 10:16:40 +0800328int intel_fcs_ecdsa_sha2_data_sig_verify_init(uint32_t session_id,
329 uint32_t context_id, uint32_t key_id,
330 uint32_t param_size, uint64_t param_data,
331 uint32_t *mbox_error);
Girisha Dengi15c86722024-11-15 23:03:02 +0800332int intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(uint32_t smc_fid, uint32_t trans_id,
333 uint32_t session_id, uint32_t context_id,
334 uint32_t src_addr, uint32_t src_size,
335 uint64_t dst_addr, uint32_t *dst_size,
336 uint32_t data_size, uint8_t is_finalised,
337 uint32_t *mbox_error, uint64_t smmu_src_addr);
Sieu Mun Tangbd8da632022-09-28 15:58:28 +0800338int intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(uint32_t session_id,
339 uint32_t context_id, uint32_t src_addr,
340 uint32_t src_size, uint64_t dst_addr,
341 uint32_t *dst_size, uint32_t data_size,
342 uint8_t is_finalised, uint32_t *mbox_error,
343 uint32_t *send_id);
Sieu Mun Tangdcaab772022-05-11 10:16:40 +0800344
Sieu Mun Tange2f3ede2022-05-10 17:36:32 +0800345int intel_fcs_ecdsa_get_pubkey_init(uint32_t session_id, uint32_t context_id,
346 uint32_t key_id, uint32_t param_size,
347 uint64_t param_data, uint32_t *mbox_error);
Girisha Dengi15c86722024-11-15 23:03:02 +0800348int intel_fcs_ecdsa_get_pubkey_finalize(uint32_t smc_fid, uint32_t trans_id,
349 uint32_t session_id, uint32_t context_id,
Sieu Mun Tange2f3ede2022-05-10 17:36:32 +0800350 uint64_t dst_addr, uint32_t *dst_size,
351 uint32_t *mbox_error);
352
Sieu Mun Tang0675c222022-05-10 17:48:11 +0800353int intel_fcs_ecdh_request_init(uint32_t session_id, uint32_t context_id,
354 uint32_t key_id, uint32_t param_size,
355 uint64_t param_data, uint32_t *mbox_error);
Girisha Dengi15c86722024-11-15 23:03:02 +0800356int intel_fcs_ecdh_request_finalize(uint32_t smc_fid, uint32_t trans_id,
357 uint32_t session_id, uint32_t context_id,
Sieu Mun Tang0675c222022-05-10 17:48:11 +0800358 uint32_t src_addr, uint32_t src_size,
359 uint64_t dst_addr, uint32_t *dst_size,
360 uint32_t *mbox_error);
361
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +0800362int intel_fcs_aes_crypt_init(uint32_t session_id, uint32_t context_id,
363 uint32_t key_id, uint64_t param_addr,
364 uint32_t param_size, uint32_t *mbox_error);
Girisha Dengi15c86722024-11-15 23:03:02 +0800365int intel_fcs_aes_crypt_update_finalize(uint32_t smc_fid, uint32_t trans_id,
366 uint32_t session_id, uint32_t context_id,
367 uint64_t src_addr, uint32_t src_size,
368 uint64_t dst_addr, uint32_t dst_size,
Girisha Dengi0c97aed2025-03-13 00:36:12 +0800369 uint32_t padding_size, uint8_t is_finalised,
Girisha Dengi15c86722024-11-15 23:03:02 +0800370 uint32_t *send_id, uint64_t smmu_src_addr,
371 uint64_t smmu_dst_addr);
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +0800372
Girisha Dengi15c86722024-11-15 23:03:02 +0800373int intel_fcs_hkdf_request(uint32_t smc_fid, uint32_t trans_id,
374 uint32_t session_id, uint32_t step_type,
375 uint32_t mac_mode, uint32_t src_addr,
376 uint32_t key_uid, uint32_t op_key_size);
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800377#endif /* SOCFPGA_FCS_H */