blob: 3a71b4f3448eb9cbabfed20f29fa14248e76eba5 [file] [log] [blame]
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +08001/*
2 * Copyright (c) 2020-2022, Intel Corporation. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef SOCFPGA_FCS_H
8#define SOCFPGA_FCS_H
9
10/* FCS Definitions */
11
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080012#define FCS_RANDOM_WORD_SIZE 8U
13#define FCS_PROV_DATA_WORD_SIZE 44U
14#define FCS_SHA384_WORD_SIZE 12U
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080015
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080016#define FCS_RANDOM_BYTE_SIZE (FCS_RANDOM_WORD_SIZE * 4U)
17#define FCS_RANDOM_EXT_MAX_WORD_SIZE 1020U
18#define FCS_PROV_DATA_BYTE_SIZE (FCS_PROV_DATA_WORD_SIZE * 4U)
19#define FCS_SHA384_BYTE_SIZE (FCS_SHA384_WORD_SIZE * 4U)
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080020
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080021#define FCS_RANDOM_EXT_OFFSET 3
Sieu Mun Tange7a037f2022-05-10 17:18:19 +080022
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080023#define FCS_MODE_DECRYPT 0x0
24#define FCS_MODE_ENCRYPT 0x1
25#define FCS_ENCRYPTION_DATA_0 0x10100
26#define FCS_DECRYPTION_DATA_0 0x10102
27#define FCS_OWNER_ID_OFFSET 0xC
28#define FCS_CRYPTION_CRYPTO_HEADER 0x07000000
29#define FCS_CRYPTION_RESP_WORD_SIZE 4U
30#define FCS_CRYPTION_RESP_SIZE_OFFSET 3U
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080031
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080032#define PSGSIGMA_TEARDOWN_MAGIC 0xB852E2A4
33#define PSGSIGMA_SESSION_ID_ONE 0x1
34#define PSGSIGMA_UNKNOWN_SESSION 0xFFFFFFFF
Sieu Mun Tang2a820b92022-05-11 09:59:55 +080035
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080036#define RESERVED_AS_ZERO 0x0
Sieu Mun Tanga068fdf2022-05-11 10:01:54 +080037/* FCS Single cert */
38
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080039#define FCS_BIG_CNTR_SEL 0x1
Sieu Mun Tanga068fdf2022-05-11 10:01:54 +080040
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080041#define FCS_SVN_CNTR_0_SEL 0x2
42#define FCS_SVN_CNTR_1_SEL 0x3
43#define FCS_SVN_CNTR_2_SEL 0x4
44#define FCS_SVN_CNTR_3_SEL 0x5
Sieu Mun Tanga068fdf2022-05-11 10:01:54 +080045
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080046#define FCS_BIG_CNTR_VAL_MAX 495U
47#define FCS_SVN_CNTR_VAL_MAX 64U
Sieu Mun Tang2a820b92022-05-11 09:59:55 +080048
Sieu Mun Tang28af1652022-05-09 10:48:53 +080049/* FCS Attestation Cert Request Parameter */
50
Boon Khai Ngd2df2042021-08-30 15:05:49 +080051#define FCS_ATTEST_FIRMWARE_CERT 0x01
52#define FCS_ATTEST_DEV_ID_SELF_SIGN_CERT 0x02
53#define FCS_ATTEST_DEV_ID_ENROLL_CERT 0x04
54#define FCS_ATTEST_ENROLL_SELF_SIGN_CERT 0x08
55#define FCS_ATTEST_ALIAS_CERT 0x10
56#define FCS_ATTEST_CERT_MAX_REQ_PARAM 0xFF
Sieu Mun Tang28af1652022-05-09 10:48:53 +080057
Sieu Mun Tangfb1f6e92022-05-09 14:16:14 +080058/* FCS Crypto Service */
59
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080060#define FCS_CS_KEY_OBJ_MAX_WORD_SIZE 88U
61#define FCS_CS_KEY_INFO_MAX_WORD_SIZE 36U
62#define FCS_CS_KEY_RESP_STATUS_MASK 0xFF
63#define FCS_CS_KEY_RESP_STATUS_OFFSET 16U
Sieu Mun Tangfb1f6e92022-05-09 14:16:14 +080064
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080065#define FCS_CS_FIELD_SIZE_MASK 0xFFFF
66#define FCS_CS_FIELD_FLAG_OFFSET 24
67#define FCS_CS_FIELD_FLAG_INIT BIT(0)
68#define FCS_CS_FIELD_FLAG_UPDATE BIT(1)
69#define FCS_CS_FIELD_FLAG_FINALIZE BIT(2)
Sieu Mun Tange7a037f2022-05-10 17:18:19 +080070
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080071#define FCS_AES_MAX_DATA_SIZE 0x10000000 /* 256 MB */
72#define FCS_AES_MIN_DATA_SIZE 0x20 /* 32 Byte */
73#define FCS_AES_CMD_MAX_WORD_SIZE 15U
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +080074
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080075#define FCS_GET_DIGEST_CMD_MAX_WORD_SIZE 7U
76#define FCS_GET_DIGEST_RESP_MAX_WORD_SIZE 19U
77#define FCS_MAC_VERIFY_CMD_MAX_WORD_SIZE 23U
78#define FCS_MAC_VERIFY_RESP_MAX_WORD_SIZE 4U
79#define FCS_SHA_HMAC_CRYPTO_PARAM_SIZE_OFFSET 8U
Sieu Mun Tange2f3ede2022-05-10 17:36:32 +080080
Sieu Mun Tangdcaab772022-05-11 10:16:40 +080081#define FCS_ECDSA_GET_PUBKEY_MAX_WORD_SIZE 5U
82#define FCS_ECDSA_SHA2_DATA_SIGN_CMD_MAX_WORD_SIZE 7U
83#define FCS_ECDSA_SHA2_DATA_SIG_VERIFY_CMD_MAX_WORD_SIZE 43U
Sieu Mun Tang8aa05ad2022-05-10 17:50:30 +080084#define FCS_ECDSA_HASH_SIGN_CMD_MAX_WORD_SIZE 17U
Sieu Mun Tang59357e82022-05-10 17:53:32 +080085#define FCS_ECDSA_HASH_SIG_VERIFY_CMD_MAX_WORD_SIZE 52U
Sieu Mun Tang0675c222022-05-10 17:48:11 +080086#define FCS_ECDH_REQUEST_CMD_MAX_WORD_SIZE 29U
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080087/* FCS Payload Structure */
Sieu Mun Tange7a037f2022-05-10 17:18:19 +080088typedef struct fcs_rng_payload_t {
89 uint32_t session_id;
90 uint32_t context_id;
91 uint32_t crypto_header;
92 uint32_t size;
93} fcs_rng_payload;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080094
Sieu Mun Tang128d2a72022-05-11 09:49:25 +080095typedef struct fcs_encrypt_payload_t {
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080096 uint32_t first_word;
97 uint32_t src_addr;
98 uint32_t src_size;
99 uint32_t dst_addr;
100 uint32_t dst_size;
Sieu Mun Tang128d2a72022-05-11 09:49:25 +0800101} fcs_encrypt_payload;
102
103typedef struct fcs_decrypt_payload_t {
104 uint32_t first_word;
105 uint32_t owner_id[2];
106 uint32_t src_addr;
107 uint32_t src_size;
108 uint32_t dst_addr;
109 uint32_t dst_size;
110} fcs_decrypt_payload;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800111
Sieu Mun Tang22322fb2022-05-09 16:05:58 +0800112typedef struct fcs_encrypt_ext_payload_t {
113 uint32_t session_id;
114 uint32_t context_id;
115 uint32_t crypto_header;
116 uint32_t src_addr;
117 uint32_t src_size;
118 uint32_t dst_addr;
119 uint32_t dst_size;
120} fcs_encrypt_ext_payload;
121
122typedef struct fcs_decrypt_ext_payload_t {
123 uint32_t session_id;
124 uint32_t context_id;
125 uint32_t crypto_header;
126 uint32_t owner_id[2];
127 uint32_t src_addr;
128 uint32_t src_size;
129 uint32_t dst_addr;
130 uint32_t dst_size;
131} fcs_decrypt_ext_payload;
132
Sieu Mun Tang2a820b92022-05-11 09:59:55 +0800133typedef struct psgsigma_teardown_msg_t {
134 uint32_t reserved_word;
135 uint32_t magic_word;
136 uint32_t session_id;
137} psgsigma_teardown_msg;
138
Sieu Mun Tanga068fdf2022-05-11 10:01:54 +0800139typedef struct fcs_cntr_set_preauth_payload_t {
140 uint32_t first_word;
141 uint32_t counter_value;
142} fcs_cntr_set_preauth_payload;
Sieu Mun Tang2a820b92022-05-11 09:59:55 +0800143
Sieu Mun Tangfb1f6e92022-05-09 14:16:14 +0800144typedef struct fcs_cs_key_payload_t {
145 uint32_t session_id;
146 uint32_t reserved0;
147 uint32_t reserved1;
148 uint32_t key_id;
149} fcs_cs_key_payload;
150
Sieu Mun Tangd907cc32022-05-10 17:24:05 +0800151typedef struct fcs_crypto_service_data_t {
152 uint32_t session_id;
153 uint32_t context_id;
154 uint32_t key_id;
155 uint32_t crypto_param_size;
156 uint64_t crypto_param;
157} fcs_crypto_service_data;
158
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +0800159typedef struct fcs_crypto_service_aes_data_t {
160 uint32_t session_id;
161 uint32_t context_id;
162 uint32_t param_size;
163 uint32_t key_id;
164 uint32_t crypto_param[7];
165} fcs_crypto_service_aes_data;
166
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800167/* Functions Definitions */
168
169uint32_t intel_fcs_random_number_gen(uint64_t addr, uint64_t *ret_size,
170 uint32_t *mbox_error);
Sieu Mun Tange7a037f2022-05-10 17:18:19 +0800171int intel_fcs_random_number_gen_ext(uint32_t session_id, uint32_t context_id,
172 uint32_t size, uint32_t *send_id);
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800173uint32_t intel_fcs_send_cert(uint64_t addr, uint64_t size,
174 uint32_t *send_id);
175uint32_t intel_fcs_get_provision_data(uint32_t *send_id);
Sieu Mun Tanga068fdf2022-05-11 10:01:54 +0800176uint32_t intel_fcs_cntr_set_preauth(uint8_t counter_type,
177 int32_t counter_value,
178 uint32_t test_bit,
179 uint32_t *mbox_error);
Sieu Mun Tang128d2a72022-05-11 09:49:25 +0800180uint32_t intel_fcs_encryption(uint32_t src_addr, uint32_t src_size,
181 uint32_t dst_addr, uint32_t dst_size,
182 uint32_t *send_id);
183
184uint32_t intel_fcs_decryption(uint32_t src_addr, uint32_t src_size,
185 uint32_t dst_addr, uint32_t dst_size,
186 uint32_t *send_id);
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800187
Sieu Mun Tang22322fb2022-05-09 16:05:58 +0800188int intel_fcs_encryption_ext(uint32_t session_id, uint32_t context_id,
189 uint32_t src_addr, uint32_t src_size,
190 uint32_t dst_addr, uint32_t *dst_size,
191 uint32_t *mbox_error);
192int intel_fcs_decryption_ext(uint32_t sesion_id, uint32_t context_id,
193 uint32_t src_addr, uint32_t src_size,
194 uint32_t dst_addr, uint32_t *dst_size,
195 uint32_t *mbox_error);
196
Sieu Mun Tang2a820b92022-05-11 09:59:55 +0800197int intel_fcs_sigma_teardown(uint32_t session_id, uint32_t *mbox_error);
198int intel_fcs_chip_id(uint32_t *id_low, uint32_t *id_high, uint32_t *mbox_error);
199int intel_fcs_attestation_subkey(uint64_t src_addr, uint32_t src_size,
200 uint64_t dst_addr, uint32_t *dst_size,
201 uint32_t *mbox_error);
202int intel_fcs_get_measurement(uint64_t src_addr, uint32_t src_size,
203 uint64_t dst_addr, uint32_t *dst_size,
204 uint32_t *mbox_error);
Sieu Mun Tanga34b8812022-03-17 03:11:55 +0800205uint32_t intel_fcs_get_rom_patch_sha384(uint64_t addr, uint64_t *ret_size,
206 uint32_t *mbox_error);
207
Sieu Mun Tang28af1652022-05-09 10:48:53 +0800208int intel_fcs_create_cert_on_reload(uint32_t cert_request,
209 uint32_t *mbox_error);
210int intel_fcs_get_attestation_cert(uint32_t cert_request, uint64_t dst_addr,
211 uint32_t *dst_size, uint32_t *mbox_error);
212
Sieu Mun Tang16754e12022-05-09 12:08:42 +0800213int intel_fcs_open_crypto_service_session(uint32_t *session_id,
214 uint32_t *mbox_error);
215int intel_fcs_close_crypto_service_session(uint32_t session_id,
216 uint32_t *mbox_error);
217
Sieu Mun Tangfb1f6e92022-05-09 14:16:14 +0800218int intel_fcs_import_crypto_service_key(uint64_t src_addr, uint32_t src_size,
219 uint32_t *mbox_error);
220int intel_fcs_export_crypto_service_key(uint32_t session_id, uint32_t key_id,
221 uint64_t dst_addr, uint32_t *dst_size,
222 uint32_t *mbox_error);
223int intel_fcs_remove_crypto_service_key(uint32_t session_id, uint32_t key_id,
224 uint32_t *mbox_error);
225int intel_fcs_get_crypto_service_key_info(uint32_t session_id, uint32_t key_id,
226 uint64_t dst_addr, uint32_t *dst_size,
227 uint32_t *mbox_error);
228
Sieu Mun Tangd907cc32022-05-10 17:24:05 +0800229int intel_fcs_get_digest_init(uint32_t session_id, uint32_t context_id,
230 uint32_t key_id, uint32_t param_size,
231 uint64_t param_data, uint32_t *mbox_error);
232int intel_fcs_get_digest_finalize(uint32_t session_id, uint32_t context_id,
233 uint32_t src_addr, uint32_t src_size,
234 uint64_t dst_addr, uint32_t *dst_size,
235 uint32_t *mbox_error);
236
Sieu Mun Tang583149a2022-05-10 17:27:12 +0800237int intel_fcs_mac_verify_init(uint32_t session_id, uint32_t context_id,
238 uint32_t key_id, uint32_t param_size,
239 uint64_t param_data, uint32_t *mbox_error);
240int intel_fcs_mac_verify_finalize(uint32_t session_id, uint32_t context_id,
241 uint32_t src_addr, uint32_t src_size,
242 uint64_t dst_addr, uint32_t *dst_size,
243 uint32_t data_size, uint32_t *mbox_error);
244
Sieu Mun Tang8aa05ad2022-05-10 17:50:30 +0800245int intel_fcs_ecdsa_hash_sign_init(uint32_t session_id, uint32_t context_id,
246 uint32_t key_id, uint32_t param_size,
247 uint64_t param_data, uint32_t *mbox_error);
248int intel_fcs_ecdsa_hash_sign_finalize(uint32_t session_id, uint32_t context_id,
249 uint32_t src_addr, uint32_t src_size,
250 uint64_t dst_addr, uint32_t *dst_size,
251 uint32_t *mbox_error);
252
Sieu Mun Tang59357e82022-05-10 17:53:32 +0800253int intel_fcs_ecdsa_hash_sig_verify_init(uint32_t session_id, uint32_t context_id,
254 uint32_t key_id, uint32_t param_size,
255 uint64_t param_data, uint32_t *mbox_error);
256int intel_fcs_ecdsa_hash_sig_verify_finalize(uint32_t session_id, uint32_t context_id,
257 uint32_t src_addr, uint32_t src_size,
258 uint64_t dst_addr, uint32_t *dst_size,
259 uint32_t *mbox_error);
260
Sieu Mun Tang153ecfb2022-05-10 17:39:26 +0800261int intel_fcs_ecdsa_sha2_data_sign_init(uint32_t session_id,
262 uint32_t context_id, uint32_t key_id,
263 uint32_t param_size, uint64_t param_data,
264 uint32_t *mbox_error);
265int intel_fcs_ecdsa_sha2_data_sign_finalize(uint32_t session_id,
266 uint32_t context_id, uint32_t src_addr,
267 uint32_t src_size, uint64_t dst_addr,
268 uint32_t *dst_size, uint32_t *mbox_error);
269
Sieu Mun Tangdcaab772022-05-11 10:16:40 +0800270int intel_fcs_ecdsa_sha2_data_sig_verify_init(uint32_t session_id,
271 uint32_t context_id, uint32_t key_id,
272 uint32_t param_size, uint64_t param_data,
273 uint32_t *mbox_error);
274int intel_fcs_ecdsa_sha2_data_sig_verify_finalize(uint32_t session_id,
275 uint32_t context_id, uint32_t src_addr,
276 uint32_t src_size, uint64_t dst_addr,
277 uint32_t *dst_size, uint32_t data_size,
278 uint32_t *mbox_error);
279
Sieu Mun Tange2f3ede2022-05-10 17:36:32 +0800280int intel_fcs_ecdsa_get_pubkey_init(uint32_t session_id, uint32_t context_id,
281 uint32_t key_id, uint32_t param_size,
282 uint64_t param_data, uint32_t *mbox_error);
283int intel_fcs_ecdsa_get_pubkey_finalize(uint32_t session_id, uint32_t context_id,
284 uint64_t dst_addr, uint32_t *dst_size,
285 uint32_t *mbox_error);
286
Sieu Mun Tang0675c222022-05-10 17:48:11 +0800287int intel_fcs_ecdh_request_init(uint32_t session_id, uint32_t context_id,
288 uint32_t key_id, uint32_t param_size,
289 uint64_t param_data, uint32_t *mbox_error);
290int intel_fcs_ecdh_request_finalize(uint32_t session_id, uint32_t context_id,
291 uint32_t src_addr, uint32_t src_size,
292 uint64_t dst_addr, uint32_t *dst_size,
293 uint32_t *mbox_error);
294
Sieu Mun Tangb0c1d112022-05-10 17:30:00 +0800295int intel_fcs_aes_crypt_init(uint32_t session_id, uint32_t context_id,
296 uint32_t key_id, uint64_t param_addr,
297 uint32_t param_size, uint32_t *mbox_error);
298int intel_fcs_aes_crypt_finalize(uint32_t session_id, uint32_t context_id,
299 uint64_t src_addr, uint32_t src_size,
300 uint64_t dst_addr, uint32_t dst_size,
301 uint32_t *send_id);
302
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +0800303#endif /* SOCFPGA_FCS_H */