blob: 7e18b5c42142c492b190f10d7f702e8b9cf4379c [file] [log] [blame]
Varun Wadekar921b9062015-08-25 17:03:14 +05301/*
Varun Wadekar84a775e2019-01-03 10:12:55 -08002 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
Varun Wadekar7cf57d72018-05-17 09:36:38 -07003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Varun Wadekar921b9062015-08-25 17:03:14 +05304 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekar921b9062015-08-25 17:03:14 +05306 */
7
Varun Wadekarcad7b082015-12-28 18:12:59 -08008#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <arch_helpers.h>
11#include <bl31/bl31.h>
12#include <bl31/interrupt_mgmt.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
15#include <common/interrupt_props.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080016#include <context.h>
Varun Wadekar4debe052016-05-18 13:39:16 -070017#include <cortex_a57.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080018#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <drivers/arm/gic_common.h>
20#include <drivers/arm/gicv2.h>
21#include <drivers/console.h>
22#include <lib/el3_runtime/context_mgmt.h>
23#include <lib/xlat_tables/xlat_tables_v2.h>
24#include <plat/common/platform.h>
25
Varun Wadekar47ddd002016-03-28 16:00:02 -070026#include <mce.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053027#include <tegra_def.h>
Varun Wadekar5887c102016-07-19 11:29:40 -070028#include <tegra_platform.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080029#include <tegra_private.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053030
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080031/*******************************************************************************
Varun Wadekar43dad672017-01-31 14:53:37 -080032 * Tegra186 CPU numbers in cluster #0
33 *******************************************************************************
34 */
Anthony Zhou25d127f2017-03-21 15:58:50 +080035#define TEGRA186_CLUSTER0_CORE2 2U
36#define TEGRA186_CLUSTER0_CORE3 3U
Varun Wadekar43dad672017-01-31 14:53:37 -080037
38/*******************************************************************************
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080039 * The Tegra power domain tree has a single system level power domain i.e. a
40 * single root node. The first entry in the power domain descriptor specifies
41 * the number of power domains at the highest power level.
42 *******************************************************************************
43 */
Anthony Zhou0895a8f2017-09-22 16:52:02 +080044static const uint8_t tegra_power_domain_tree_desc[] = {
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080045 /* No of root nodes */
46 1,
47 /* No of clusters */
48 PLATFORM_CLUSTER_COUNT,
49 /* No of CPU cores - cluster0 */
50 PLATFORM_MAX_CPUS_PER_CLUSTER,
51 /* No of CPU cores - cluster1 */
52 PLATFORM_MAX_CPUS_PER_CLUSTER
53};
54
Varun Wadekare34bc3d2017-04-28 08:43:33 -070055/*******************************************************************************
56 * This function returns the Tegra default topology tree information.
57 ******************************************************************************/
Anthony Zhou25d127f2017-03-21 15:58:50 +080058const uint8_t *plat_get_power_domain_tree_desc(void)
Varun Wadekare34bc3d2017-04-28 08:43:33 -070059{
60 return tegra_power_domain_tree_desc;
61}
62
Varun Wadekar921b9062015-08-25 17:03:14 +053063/*
64 * Table of regions to map using the MMU.
65 */
66static const mmap_region_t tegra_mmap[] = {
Anthony Zhou25d127f2017-03-21 15:58:50 +080067 MAP_REGION_FLAT(TEGRA_MISC_BASE, 0x10000U, /* 64KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053068 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080069 MAP_REGION_FLAT(TEGRA_TSA_BASE, 0x20000U, /* 128KB */
Varun Wadekara0f26972016-03-11 17:18:51 -080070 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080071 MAP_REGION_FLAT(TEGRA_MC_STREAMID_BASE, 0x10000U, /* 64KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053072 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080073 MAP_REGION_FLAT(TEGRA_MC_BASE, 0x10000U, /* 64KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053074 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080075 MAP_REGION_FLAT(TEGRA_UARTA_BASE, 0x20000U, /* 128KB - UART A, B*/
Varun Wadekar9db0ad12016-07-12 10:04:28 -070076 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080077 MAP_REGION_FLAT(TEGRA_UARTC_BASE, 0x20000U, /* 128KB - UART C, G */
Varun Wadekar9db0ad12016-07-12 10:04:28 -070078 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080079 MAP_REGION_FLAT(TEGRA_UARTD_BASE, 0x30000U, /* 192KB - UART D, E, F */
Varun Wadekar921b9062015-08-25 17:03:14 +053080 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080081 MAP_REGION_FLAT(TEGRA_FUSE_BASE, 0x10000U, /* 64KB */
Varun Wadekar4debe052016-05-18 13:39:16 -070082 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080083 MAP_REGION_FLAT(TEGRA_GICD_BASE, 0x20000U, /* 128KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053084 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080085 MAP_REGION_FLAT(TEGRA_SE0_BASE, 0x10000U, /* 64KB */
Varun Wadekarb8776152016-03-03 13:52:52 -080086 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080087 MAP_REGION_FLAT(TEGRA_PKA1_BASE, 0x10000U, /* 64KB */
Varun Wadekarb8776152016-03-03 13:52:52 -080088 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080089 MAP_REGION_FLAT(TEGRA_RNG1_BASE, 0x10000U, /* 64KB */
Varun Wadekarb8776152016-03-03 13:52:52 -080090 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080091 MAP_REGION_FLAT(TEGRA_CAR_RESET_BASE, 0x10000U, /* 64KB */
Varun Wadekare60f1bf2016-02-17 10:10:50 -080092 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080093 MAP_REGION_FLAT(TEGRA_PMC_BASE, 0x40000U, /* 256KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053094 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekar922550a2018-01-23 14:38:51 -080095 MAP_REGION_FLAT(TEGRA_TMRUS_BASE, 0x1000U, /* 4KB */
96 MT_DEVICE | MT_RO | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080097 MAP_REGION_FLAT(TEGRA_SCRATCH_BASE, 0x10000U, /* 64KB */
Varun Wadekarb8776152016-03-03 13:52:52 -080098 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080099 MAP_REGION_FLAT(TEGRA_MMCRAB_BASE, 0x60000U, /* 384KB */
Varun Wadekar921b9062015-08-25 17:03:14 +0530100 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +0800101 MAP_REGION_FLAT(TEGRA_ARM_ACTMON_CTR_BASE, 0x20000U, /* 128KB - ARM/Denver */
Varun Wadekard64db962016-09-23 14:28:16 -0700102 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +0800103 MAP_REGION_FLAT(TEGRA_SMMU0_BASE, 0x1000000U, /* 64KB */
Varun Wadekar921b9062015-08-25 17:03:14 +0530104 MT_DEVICE | MT_RW | MT_SECURE),
105 {0}
106};
107
108/*******************************************************************************
109 * Set up the pagetables as per the platform memory map & initialize the MMU
110 ******************************************************************************/
111const mmap_region_t *plat_get_mmio_map(void)
112{
113 /* MMIO space */
114 return tegra_mmap;
115}
116
117/*******************************************************************************
118 * Handler to get the System Counter Frequency
119 ******************************************************************************/
Anthony Zhou25d127f2017-03-21 15:58:50 +0800120uint32_t plat_get_syscnt_freq2(void)
Varun Wadekar921b9062015-08-25 17:03:14 +0530121{
Varun Wadekar20c94292016-01-04 10:57:45 -0800122 return 31250000;
Varun Wadekar921b9062015-08-25 17:03:14 +0530123}
124
125/*******************************************************************************
126 * Maximum supported UART controllers
127 ******************************************************************************/
128#define TEGRA186_MAX_UART_PORTS 7
129
130/*******************************************************************************
131 * This variable holds the UART port base addresses
132 ******************************************************************************/
133static uint32_t tegra186_uart_addresses[TEGRA186_MAX_UART_PORTS + 1] = {
134 0, /* undefined - treated as an error case */
135 TEGRA_UARTA_BASE,
136 TEGRA_UARTB_BASE,
137 TEGRA_UARTC_BASE,
138 TEGRA_UARTD_BASE,
139 TEGRA_UARTE_BASE,
140 TEGRA_UARTF_BASE,
141 TEGRA_UARTG_BASE,
142};
143
144/*******************************************************************************
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700145 * Enable console corresponding to the console ID
Varun Wadekar921b9062015-08-25 17:03:14 +0530146 ******************************************************************************/
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700147void plat_enable_console(int32_t id)
Varun Wadekar921b9062015-08-25 17:03:14 +0530148{
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700149 static console_16550_t uart_console;
150 uint32_t console_clock;
Varun Wadekar921b9062015-08-25 17:03:14 +0530151
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700152 if ((id > 0) && (id < TEGRA186_MAX_UART_PORTS)) {
153 /*
154 * Reference clock used by the FPGAs is a lot slower.
155 */
156 if (tegra_platform_is_fpga()) {
157 console_clock = TEGRA_BOOT_UART_CLK_13_MHZ;
158 } else {
159 console_clock = TEGRA_BOOT_UART_CLK_408_MHZ;
160 }
Anthony Zhou25d127f2017-03-21 15:58:50 +0800161
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700162 (void)console_16550_register(tegra186_uart_addresses[id],
163 console_clock,
164 TEGRA_CONSOLE_BAUDRATE,
165 &uart_console);
166 console_set_scope(&uart_console.console, CONSOLE_FLAG_BOOT |
167 CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH);
168 }
Varun Wadekar921b9062015-08-25 17:03:14 +0530169}
Varun Wadekarcad7b082015-12-28 18:12:59 -0800170
Varun Wadekar4debe052016-05-18 13:39:16 -0700171/*******************************************************************************
172 * Handler for early platform setup
173 ******************************************************************************/
174void plat_early_platform_setup(void)
175{
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800176 uint64_t impl, val;
177 const plat_params_from_bl2_t *plat_params = bl31_get_plat_params();
Varun Wadekar4debe052016-05-18 13:39:16 -0700178
179 /* sanity check MCE firmware compatibility */
180 mce_verify_firmware_version();
181
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800182 impl = (read_midr() >> MIDR_IMPL_SHIFT) & (uint64_t)MIDR_IMPL_MASK;
183
Varun Wadekar4debe052016-05-18 13:39:16 -0700184 /*
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800185 * Enable ECC and Parity Protection for Cortex-A57 CPUs (Tegra186
186 * A02p and beyond).
Varun Wadekar4debe052016-05-18 13:39:16 -0700187 */
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800188 if ((plat_params->l2_ecc_parity_prot_dis != 1) &&
189 (impl != (uint64_t)DENVER_IMPL)) {
Varun Wadekar4debe052016-05-18 13:39:16 -0700190
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800191 val = read_l2ctlr_el1();
Anthony Zhou25d127f2017-03-21 15:58:50 +0800192 val |= CORTEX_A57_L2_ECC_PARITY_PROTECTION_BIT;
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800193 write_l2ctlr_el1(val);
Varun Wadekar4debe052016-05-18 13:39:16 -0700194 }
195}
196
Varun Wadekar7cf57d72018-05-17 09:36:38 -0700197/*******************************************************************************
198 * Handler for late platform setup
199 ******************************************************************************/
200void plat_late_platform_setup(void)
201{
202 ; /* do nothing */
203}
204
Varun Wadekarcad7b082015-12-28 18:12:59 -0800205/* Secure IRQs for Tegra186 */
Varun Wadekar9f4a7d32018-10-19 11:42:28 -0700206static const interrupt_prop_t tegra186_interrupt_props[] = {
207 INTR_PROP_DESC(TEGRA186_TOP_WDT_IRQ, GIC_HIGHEST_SEC_PRIORITY,
208 GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
209 INTR_PROP_DESC(TEGRA186_AON_WDT_IRQ, GIC_HIGHEST_SEC_PRIORITY,
210 GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE)
Varun Wadekarcad7b082015-12-28 18:12:59 -0800211};
212
213/*******************************************************************************
214 * Initialize the GIC and SGIs
215 ******************************************************************************/
216void plat_gic_setup(void)
217{
Varun Wadekar9f4a7d32018-10-19 11:42:28 -0700218 tegra_gic_setup(tegra186_interrupt_props, ARRAY_SIZE(tegra186_interrupt_props));
Varun Wadekar84a775e2019-01-03 10:12:55 -0800219 tegra_gic_init();
Varun Wadekarcad7b082015-12-28 18:12:59 -0800220
221 /*
222 * Initialize the FIQ handler only if the platform supports any
223 * FIQ interrupt sources.
224 */
Varun Wadekar84a775e2019-01-03 10:12:55 -0800225 tegra_fiq_handler_setup();
Varun Wadekarcad7b082015-12-28 18:12:59 -0800226}
Varun Wadekar94701ff2016-05-23 11:47:34 -0700227
228/*******************************************************************************
229 * Return pointer to the BL31 params from previous bootloader
230 ******************************************************************************/
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100231struct tegra_bl31_params *plat_get_bl31_params(void)
Varun Wadekar94701ff2016-05-23 11:47:34 -0700232{
233 uint32_t val;
234
Steven Kao186485e2017-10-23 18:22:09 +0800235 val = mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PARAMS_ADDR);
Varun Wadekar94701ff2016-05-23 11:47:34 -0700236
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100237 return (struct tegra_bl31_params *)(uintptr_t)val;
Varun Wadekar94701ff2016-05-23 11:47:34 -0700238}
239
240/*******************************************************************************
241 * Return pointer to the BL31 platform params from previous bootloader
242 ******************************************************************************/
243plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
244{
245 uint32_t val;
246
Steven Kao186485e2017-10-23 18:22:09 +0800247 val = mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PLAT_PARAMS_ADDR);
Varun Wadekar94701ff2016-05-23 11:47:34 -0700248
249 return (plat_params_from_bl2_t *)(uintptr_t)val;
250}
Varun Wadekar43dad672017-01-31 14:53:37 -0800251
252/*******************************************************************************
253 * This function implements a part of the critical interface between the psci
254 * generic layer and the platform that allows the former to query the platform
255 * to convert an MPIDR to a unique linear index. An error code (-1) is returned
256 * in case the MPIDR is invalid.
257 ******************************************************************************/
Anthony Zhou25d127f2017-03-21 15:58:50 +0800258int32_t plat_core_pos_by_mpidr(u_register_t mpidr)
Varun Wadekar43dad672017-01-31 14:53:37 -0800259{
Anthony Zhou25d127f2017-03-21 15:58:50 +0800260 u_register_t cluster_id, cpu_id, pos;
261 int32_t ret;
Varun Wadekar43dad672017-01-31 14:53:37 -0800262
Anthony Zhou25d127f2017-03-21 15:58:50 +0800263 cluster_id = (mpidr >> (u_register_t)MPIDR_AFF1_SHIFT) & (u_register_t)MPIDR_AFFLVL_MASK;
264 cpu_id = (mpidr >> (u_register_t)MPIDR_AFF0_SHIFT) & (u_register_t)MPIDR_AFFLVL_MASK;
Varun Wadekar43dad672017-01-31 14:53:37 -0800265
266 /*
267 * Validate cluster_id by checking whether it represents
268 * one of the two clusters present on the platform.
Varun Wadekar43dad672017-01-31 14:53:37 -0800269 * Validate cpu_id by checking whether it represents a CPU in
270 * one of the two clusters present on the platform.
271 */
Anthony Zhou25d127f2017-03-21 15:58:50 +0800272 if ((cluster_id >= (u_register_t)PLATFORM_CLUSTER_COUNT) ||
273 (cpu_id >= (u_register_t)PLATFORM_MAX_CPUS_PER_CLUSTER)) {
274 ret = PSCI_E_NOT_PRESENT;
275 } else {
276 /* calculate the core position */
277 pos = cpu_id + (cluster_id << 2U);
Varun Wadekar43dad672017-01-31 14:53:37 -0800278
Anthony Zhou25d127f2017-03-21 15:58:50 +0800279 /* check for non-existent CPUs */
280 if ((pos == TEGRA186_CLUSTER0_CORE2) || (pos == TEGRA186_CLUSTER0_CORE3)) {
281 ret = PSCI_E_NOT_PRESENT;
282 } else {
283 ret = (int32_t)pos;
284 }
285 }
Varun Wadekar43dad672017-01-31 14:53:37 -0800286
Anthony Zhou25d127f2017-03-21 15:58:50 +0800287 return ret;
Varun Wadekar43dad672017-01-31 14:53:37 -0800288}