Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 1 | # |
Daniel Boulby | 928747f | 2021-05-25 18:09:34 +0100 | [diff] [blame] | 2 | # Copyright (c) 2016-2022, Arm Limited. All rights reserved. |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 3 | # |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | # SPDX-License-Identifier: BSD-3-Clause |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 5 | # |
| 6 | |
| 7 | # Default, static values for build variables, listed in alphabetic order. |
| 8 | # Dependencies between build options, if any, are handled in the top-level |
| 9 | # Makefile, after this file is included. This ensures that the former is better |
| 10 | # poised to handle dependencies, as all build variables would have a default |
| 11 | # value by then. |
| 12 | |
Antonio Nino Diaz | 80914a8 | 2018-08-08 16:28:43 +0100 | [diff] [blame] | 13 | # Use T32 by default |
| 14 | AARCH32_INSTRUCTION_SET := T32 |
| 15 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 16 | # The AArch32 Secure Payload to be built as BL32 image |
| 17 | AARCH32_SP := none |
| 18 | |
| 19 | # The Target build architecture. Supported values are: aarch64, aarch32. |
| 20 | ARCH := aarch64 |
| 21 | |
Alexei Fedorov | 132e665 | 2020-12-07 16:38:53 +0000 | [diff] [blame] | 22 | # ARM Architecture feature modifiers: none by default |
| 23 | ARM_ARCH_FEATURE := none |
| 24 | |
Jeenu Viswambharan | fca7680 | 2017-01-16 16:52:35 +0000 | [diff] [blame] | 25 | # ARM Architecture major and minor versions: 8.0 by default. |
| 26 | ARM_ARCH_MAJOR := 8 |
| 27 | ARM_ARCH_MINOR := 0 |
| 28 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 29 | # Base commit to perform code check on |
| 30 | BASE_COMMIT := origin/master |
| 31 | |
Roberto Vargas | e0e9946 | 2017-10-30 14:43:43 +0000 | [diff] [blame] | 32 | # Execute BL2 at EL3 |
| 33 | BL2_AT_EL3 := 0 |
| 34 | |
Balint Dobszay | 719ba9c | 2021-03-26 16:23:18 +0100 | [diff] [blame] | 35 | # Only use SP packages if SP layout JSON is defined |
| 36 | BL2_ENABLE_SP_LOAD := 0 |
| 37 | |
Jiafei Pan | 43a7bf4 | 2018-03-21 07:20:09 +0000 | [diff] [blame] | 38 | # BL2 image is stored in XIP memory, for now, this option is only supported |
| 39 | # when BL2_AT_EL3 is 1. |
| 40 | BL2_IN_XIP_MEM := 0 |
| 41 | |
Hadi Asyrafi | 461f8f4 | 2019-08-20 15:33:27 +0800 | [diff] [blame] | 42 | # Do dcache invalidate upon BL2 entry at EL3 |
| 43 | BL2_INV_DCACHE := 1 |
| 44 | |
Alexei Fedorov | 90f2e88 | 2019-05-24 12:17:09 +0100 | [diff] [blame] | 45 | # Select the branch protection features to use. |
| 46 | BRANCH_PROTECTION := 0 |
| 47 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 48 | # By default, consider that the platform may release several CPUs out of reset. |
| 49 | # The platform Makefile is free to override this value. |
| 50 | COLD_BOOT_SINGLE_CPU := 0 |
| 51 | |
Julius Werner | b624ae0 | 2017-06-09 15:17:15 -0700 | [diff] [blame] | 52 | # Flag to compile in coreboot support code. Exclude by default. The coreboot |
| 53 | # Makefile system will set this when compiling TF as part of a coreboot image. |
| 54 | COREBOOT := 0 |
| 55 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 56 | # For Chain of Trust |
| 57 | CREATE_KEYS := 1 |
| 58 | |
| 59 | # Build flag to include AArch32 registers in cpu context save and restore during |
| 60 | # world switch. This flag must be set to 0 for AArch64-only platforms. |
| 61 | CTX_INCLUDE_AARCH32_REGS := 1 |
| 62 | |
| 63 | # Include FP registers in cpu context |
| 64 | CTX_INCLUDE_FPREGS := 0 |
| 65 | |
Antonio Nino Diaz | 594811b | 2019-01-31 11:58:00 +0000 | [diff] [blame] | 66 | # Include pointer authentication (ARMv8.3-PAuth) registers in cpu context. This |
| 67 | # must be set to 1 if the platform wants to use this feature in the Secure |
| 68 | # world. It is not needed to use it in the Non-secure world. |
| 69 | CTX_INCLUDE_PAUTH_REGS := 0 |
| 70 | |
Arunachalam Ganapathy | dd3ec7e | 2020-05-28 11:57:09 +0100 | [diff] [blame] | 71 | # Include Nested virtualization control (Armv8.4-NV) registers in cpu context. |
| 72 | # This must be set to 1 if architecture implements Nested Virtualization |
| 73 | # Extension and platform wants to use this feature in the Secure world |
| 74 | CTX_INCLUDE_NEVE_REGS := 0 |
| 75 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 76 | # Debug build |
| 77 | DEBUG := 0 |
| 78 | |
Sumit Garg | 392e4df | 2019-11-15 10:43:00 +0530 | [diff] [blame] | 79 | # By default disable authenticated decryption support. |
| 80 | DECRYPTION_SUPPORT := none |
| 81 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 82 | # Build platform |
| 83 | DEFAULT_PLAT := fvp |
| 84 | |
Christoph Müllner | 4f088e4 | 2019-04-24 09:45:30 +0200 | [diff] [blame] | 85 | # Disable the generation of the binary image (ELF only). |
| 86 | DISABLE_BIN_GENERATION := 0 |
| 87 | |
Javier Almansa Sobrino | f3a4c54 | 2020-11-23 18:38:15 +0000 | [diff] [blame] | 88 | # Disable MTPMU if FEAT_MTPMU is supported. Default is 0 to keep backwards |
| 89 | # compatibility. |
| 90 | DISABLE_MTPMU := 0 |
| 91 | |
Soby Mathew | 9fe8804 | 2018-03-26 12:43:37 +0100 | [diff] [blame] | 92 | # Enable capability to disable authentication dynamically. Only meant for |
| 93 | # development platforms. |
| 94 | DYN_DISABLE_AUTH := 0 |
| 95 | |
Jeenu Viswambharan | 2da918c | 2018-07-31 16:13:33 +0100 | [diff] [blame] | 96 | # Build option to enable MPAM for lower ELs |
| 97 | ENABLE_MPAM_FOR_LOWER_ELS := 0 |
| 98 | |
Chris Kay | 03be39d | 2021-05-05 13:38:30 +0100 | [diff] [blame] | 99 | # Enable the Maximum Power Mitigation Mechanism on supporting cores. |
| 100 | ENABLE_MPMM := 0 |
| 101 | |
| 102 | # Enable MPMM configuration via FCONF. |
| 103 | ENABLE_MPMM_FCONF := 0 |
| 104 | |
Soby Mathew | 078f1a4 | 2018-08-28 11:13:55 +0100 | [diff] [blame] | 105 | # Flag to Enable Position Independant support (PIE) |
| 106 | ENABLE_PIE := 0 |
| 107 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 108 | # Flag to enable Performance Measurement Framework |
| 109 | ENABLE_PMF := 0 |
| 110 | |
| 111 | # Flag to enable PSCI STATs functionality |
| 112 | ENABLE_PSCI_STAT := 0 |
| 113 | |
Zelalem Aweke | 4d37db8 | 2021-07-11 18:33:20 -0500 | [diff] [blame] | 114 | # Flag to enable Realm Management Extension (FEAT_RME) |
| 115 | ENABLE_RME := 0 |
| 116 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 117 | # Flag to enable runtime instrumentation using PMF |
| 118 | ENABLE_RUNTIME_INSTRUMENTATION := 0 |
| 119 | |
Douglas Raillard | 306593d | 2017-02-24 18:14:15 +0000 | [diff] [blame] | 120 | # Flag to enable stack corruption protection |
| 121 | ENABLE_STACK_PROTECTOR := 0 |
| 122 | |
Jeenu Viswambharan | 10a6727 | 2017-09-22 08:32:10 +0100 | [diff] [blame] | 123 | # Flag to enable exception handling in EL3 |
| 124 | EL3_EXCEPTION_HANDLING := 0 |
| 125 | |
Alexei Fedorov | 90f2e88 | 2019-05-24 12:17:09 +0100 | [diff] [blame] | 126 | # Flag to enable Branch Target Identification. |
| 127 | # Internal flag not meant for direct setting. |
| 128 | # Use BRANCH_PROTECTION to enable BTI. |
| 129 | ENABLE_BTI := 0 |
| 130 | |
| 131 | # Flag to enable Pointer Authentication. |
| 132 | # Internal flag not meant for direct setting. |
| 133 | # Use BRANCH_PROTECTION to enable PAUTH. |
Antonio Nino Diaz | 25cda67 | 2019-02-19 11:53:51 +0000 | [diff] [blame] | 134 | ENABLE_PAUTH := 0 |
| 135 | |
Jayanth Dodderi Chidanand | 13ae0f4 | 2021-11-25 14:59:30 +0000 | [diff] [blame] | 136 | # Flag to enable access to the HAFGRTR_EL2 register |
| 137 | ENABLE_FEAT_AMUv1 := 0 |
| 138 | |
Jayanth Dodderi Chidanand | 9461a89 | 2022-01-17 18:57:17 +0000 | [diff] [blame] | 139 | # Flag to enable AMUv1p1 extension. |
| 140 | ENABLE_FEAT_AMUv1p1 := 0 |
| 141 | |
| 142 | # Flag to enable CSV2_2 extension. |
| 143 | ENABLE_FEAT_CSV2_2 := 0 |
| 144 | |
| 145 | # Flag to enable access to the HCRX_EL2 register by setting SCR_EL3.HXEn. |
| 146 | ENABLE_FEAT_HCX := 0 |
| 147 | |
Jayanth Dodderi Chidanand | 70c9c0b | 2021-12-15 16:52:10 +0000 | [diff] [blame] | 148 | # Flag to enable access to the HDFGRTR_EL2 register |
| 149 | ENABLE_FEAT_FGT := 0 |
| 150 | |
| 151 | # Flag to enable access to the CNTPOFF_EL2 register |
| 152 | ENABLE_FEAT_ECV := 0 |
| 153 | |
Daniel Boulby | 928747f | 2021-05-25 18:09:34 +0100 | [diff] [blame] | 154 | # Flag to enable use of the DIT feature. |
| 155 | ENABLE_FEAT_DIT := 0 |
| 156 | |
Jayanth Dodderi Chidanand | 9461a89 | 2022-01-17 18:57:17 +0000 | [diff] [blame] | 157 | # Flag to enable access to Privileged Access Never bit of PSTATE. |
| 158 | ENABLE_FEAT_PAN := 0 |
| 159 | |
| 160 | # Flag to enable access to the Random Number Generator registers |
| 161 | ENABLE_FEAT_RNG := 0 |
| 162 | |
| 163 | # Flag to enable Speculation Barrier Instruction |
| 164 | ENABLE_FEAT_SB := 0 |
| 165 | |
| 166 | # Flag to enable Secure EL-2 feature. |
| 167 | ENABLE_FEAT_SEL2 := 0 |
| 168 | |
| 169 | # Flag to enable Virtualization Host Extensions |
| 170 | ENABLE_FEAT_VHE := 0 |
| 171 | |
Jayanth Dodderi Chidanand | 4b5489c | 2022-03-28 15:28:55 +0100 | [diff] [blame] | 172 | # Flag to enable delayed trapping of WFE instruction (FEAT_TWED) |
| 173 | ENABLE_FEAT_TWED := 0 |
| 174 | |
Sumit Garg | eec5244 | 2019-11-14 16:33:45 +0530 | [diff] [blame] | 175 | # By default BL31 encryption disabled |
| 176 | ENCRYPT_BL31 := 0 |
| 177 | |
| 178 | # By default BL32 encryption disabled |
| 179 | ENCRYPT_BL32 := 0 |
| 180 | |
| 181 | # Default dummy firmware encryption key |
| 182 | ENC_KEY := 1234567890abcdef1234567890abcdef1234567890abcdef1234567890abcdef |
| 183 | |
| 184 | # Default dummy nonce for firmware encryption |
| 185 | ENC_NONCE := 1234567890abcdef12345678 |
| 186 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 187 | # Build flag to treat usage of deprecated platform and framework APIs as error. |
| 188 | ERROR_DEPRECATED := 0 |
| 189 | |
Jeenu Viswambharan | f00da74 | 2017-12-08 12:13:51 +0000 | [diff] [blame] | 190 | # Fault injection support |
| 191 | FAULT_INJECTION_SUPPORT := 0 |
| 192 | |
Jayanth Dodderi Chidanand | 9461a89 | 2022-01-17 18:57:17 +0000 | [diff] [blame] | 193 | # Flag to enable architectural features detection mechanism |
| 194 | FEATURE_DETECTION := 0 |
| 195 | |
Masahiro Yamada | 4d87eb4 | 2016-12-25 13:52:22 +0900 | [diff] [blame] | 196 | # Byte alignment that each component in FIP is aligned to |
| 197 | FIP_ALIGN := 0 |
| 198 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 199 | # Default FIP file name |
| 200 | FIP_NAME := fip.bin |
| 201 | |
| 202 | # Default FWU_FIP file name |
| 203 | FWU_FIP_NAME := fwu_fip.bin |
| 204 | |
Sumit Garg | eec5244 | 2019-11-14 16:33:45 +0530 | [diff] [blame] | 205 | # By default firmware encryption with SSK |
| 206 | FW_ENC_STATUS := 0 |
| 207 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 208 | # For Chain of Trust |
| 209 | GENERATE_COT := 0 |
| 210 | |
Jeenu Viswambharan | c06f05c | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 211 | # Hint platform interrupt control layer that Group 0 interrupts are for EL3. By |
| 212 | # default, they are for Secure EL1. |
| 213 | GICV2_G0_FOR_EL3 := 0 |
| 214 | |
Jeenu Viswambharan | 96c7df0 | 2017-11-30 12:54:15 +0000 | [diff] [blame] | 215 | # Route External Aborts to EL3. Disabled by default; External Aborts are handled |
| 216 | # by lower ELs. |
| 217 | HANDLE_EA_EL3_FIRST := 0 |
| 218 | |
Alexei Fedorov | f11aeb7 | 2020-10-06 15:54:12 +0100 | [diff] [blame] | 219 | # Secure hash algorithm flag, accepts 3 values: sha256, sha384 and sha512. |
| 220 | # The default value is sha256. |
| 221 | HASH_ALG := sha256 |
| 222 | |
Jeenu Viswambharan | a10d64e | 2017-01-04 13:51:42 +0000 | [diff] [blame] | 223 | # Whether system coherency is managed in hardware, without explicit software |
| 224 | # operations. |
| 225 | HW_ASSISTED_COHERENCY := 0 |
| 226 | |
Soby Mathew | 13b1605 | 2017-08-31 11:49:32 +0100 | [diff] [blame] | 227 | # Set the default algorithm for the generation of Trusted Board Boot keys |
| 228 | KEY_ALG := rsa |
| 229 | |
Leonardo Sandoval | 849f7af | 2020-06-18 17:32:55 -0500 | [diff] [blame] | 230 | # Set the default key size in case KEY_ALG is rsa |
| 231 | ifeq ($(KEY_ALG),rsa) |
| 232 | KEY_SIZE := 2048 |
| 233 | endif |
| 234 | |
Alexei Fedorov | 913cb7e | 2020-01-23 14:27:38 +0000 | [diff] [blame] | 235 | # Option to build TF with Measured Boot support |
| 236 | MEASURED_BOOT := 0 |
| 237 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 238 | # NS timer register save and restore |
| 239 | NS_TIMER_SWITCH := 0 |
| 240 | |
Varun Wadekar | 3f9002c | 2019-01-31 09:22:30 -0800 | [diff] [blame] | 241 | # Include lib/libc in the final image |
| 242 | OVERRIDE_LIBC := 0 |
| 243 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 244 | # Build PL011 UART driver in minimal generic UART mode |
| 245 | PL011_GENERIC_UART := 0 |
| 246 | |
| 247 | # By default, consider that the platform's reset address is not programmable. |
| 248 | # The platform Makefile is free to override this value. |
| 249 | PROGRAMMABLE_RESET_ADDRESS := 0 |
| 250 | |
Antonio Nino Diaz | 56b68ad | 2019-02-28 13:35:21 +0000 | [diff] [blame] | 251 | # Flag used to choose the power state format: Extended State-ID or Original |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 252 | PSCI_EXTENDED_STATE_ID := 0 |
| 253 | |
Jeenu Viswambharan | 9a7ce2f | 2018-04-04 16:07:11 +0100 | [diff] [blame] | 254 | # Enable RAS support |
| 255 | RAS_EXTENSION := 0 |
| 256 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 257 | # By default, BL1 acts as the reset handler, not BL31 |
| 258 | RESET_TO_BL31 := 0 |
| 259 | |
Jorge Ramirez-Ortiz | 7538ef9 | 2022-04-15 11:46:47 +0200 | [diff] [blame] | 260 | # By default, clear the input registers when RESET_TO_BL31 is enabled |
| 261 | RESET_TO_BL31_WITH_PARAMS := 0 |
| 262 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 263 | # For Chain of Trust |
| 264 | SAVE_KEYS := 0 |
| 265 | |
Jeenu Viswambharan | 04e3a7f | 2017-10-16 08:43:14 +0100 | [diff] [blame] | 266 | # Software Delegated Exception support |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 267 | SDEI_SUPPORT := 0 |
Jeenu Viswambharan | 04e3a7f | 2017-10-16 08:43:14 +0100 | [diff] [blame] | 268 | |
Jimmy Brisson | 26c5b5c | 2020-06-22 14:18:42 -0500 | [diff] [blame] | 269 | # True Random Number firmware Interface |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 270 | TRNG_SUPPORT := 0 |
Jimmy Brisson | 26c5b5c | 2020-06-22 14:18:42 -0500 | [diff] [blame] | 271 | |
Jeremy Linton | 90cbf52 | 2020-11-18 10:12:41 -0600 | [diff] [blame] | 272 | # SMCCC PCI support |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 273 | SMC_PCI_SUPPORT := 0 |
Jeremy Linton | 90cbf52 | 2020-11-18 10:12:41 -0600 | [diff] [blame] | 274 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 275 | # Whether code and read-only data should be put on separate memory pages. The |
| 276 | # platform Makefile is free to override this value. |
| 277 | SEPARATE_CODE_AND_RODATA := 0 |
| 278 | |
Samuel Holland | 31a14e1 | 2018-10-17 21:40:18 -0500 | [diff] [blame] | 279 | # Put NOBITS sections (.bss, stacks, page tables, and coherent memory) in a |
| 280 | # separate memory region, which may be discontiguous from the rest of BL31. |
| 281 | SEPARATE_NOBITS_REGION := 0 |
| 282 | |
Jiafei Pan | 0824b45 | 2022-02-24 10:47:33 +0800 | [diff] [blame] | 283 | # Put BL2 NOLOAD sections (.bss, stacks, page tables) in a separate memory |
| 284 | # region, platform Makefile is free to override this value. |
| 285 | SEPARATE_BL2_NOLOAD_REGION := 0 |
| 286 | |
Daniel Boulby | 468f0d7 | 2018-09-18 11:45:51 +0100 | [diff] [blame] | 287 | # If the BL31 image initialisation code is recalimed after use for the secondary |
| 288 | # cores stack |
| 289 | RECLAIM_INIT_CODE := 0 |
| 290 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 291 | # SPD choice |
| 292 | SPD := none |
| 293 | |
Paul Beesley | fe975b4 | 2019-09-16 11:29:03 +0000 | [diff] [blame] | 294 | # Enable the Management Mode (MM)-based Secure Partition Manager implementation |
| 295 | SPM_MM := 0 |
Antonio Nino Diaz | 8cd7ea3 | 2018-10-30 11:08:08 +0000 | [diff] [blame] | 296 | |
Marc Bonnici | abaac16 | 2021-12-01 18:00:40 +0000 | [diff] [blame] | 297 | # Use the FF-A SPMC implementation in EL3. |
| 298 | SPMC_AT_EL3 := 0 |
| 299 | |
Max Shvetsov | e7fd80e | 2020-02-25 13:55:00 +0000 | [diff] [blame] | 300 | # Use SPM at S-EL2 as a default config for SPMD |
| 301 | SPMD_SPM_AT_SEL2 := 1 |
| 302 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 303 | # Flag to introduce an infinite loop in BL1 just before it exits into the next |
| 304 | # image. This is meant to help debugging the post-BL2 phase. |
| 305 | SPIN_ON_BL1_EXIT := 0 |
| 306 | |
| 307 | # Flags to build TF with Trusted Boot support |
| 308 | TRUSTED_BOARD_BOOT := 0 |
| 309 | |
Antonio Nino Diaz | d8d734c | 2018-09-25 09:41:08 +0100 | [diff] [blame] | 310 | # Build option to choose whether Trusted Firmware uses Coherent memory or not. |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 311 | USE_COHERENT_MEM := 1 |
| 312 | |
Olivier Deprez | cb4c562 | 2019-09-19 17:46:46 +0200 | [diff] [blame] | 313 | # Build option to add debugfs support |
| 314 | USE_DEBUGFS := 0 |
| 315 | |
Louis Mayencourt | badcac8 | 2019-10-24 15:18:46 +0100 | [diff] [blame] | 316 | # Build option to fconf based io |
Balint Dobszay | d0dbd5e | 2019-12-18 15:28:00 +0100 | [diff] [blame] | 317 | ARM_IO_IN_DTB := 0 |
| 318 | |
| 319 | # Build option to support SDEI through fconf |
Madhukar Pappireddy | 02cc3ff | 2020-06-02 09:26:30 -0500 | [diff] [blame] | 320 | SDEI_IN_FCONF := 0 |
| 321 | |
| 322 | # Build option to support Secure Interrupt descriptors through fconf |
| 323 | SEC_INT_DESC_IN_FCONF := 0 |
Louis Mayencourt | badcac8 | 2019-10-24 15:18:46 +0100 | [diff] [blame] | 324 | |
Antonio Nino Diaz | d8d734c | 2018-09-25 09:41:08 +0100 | [diff] [blame] | 325 | # Build option to choose whether Trusted Firmware uses library at ROM |
| 326 | USE_ROMLIB := 0 |
Roberto Vargas | e92111a | 2018-05-22 16:05:42 +0100 | [diff] [blame] | 327 | |
Petre-Ionut Tudor | e5a6fef | 2019-11-07 15:18:03 +0000 | [diff] [blame] | 328 | # Build option to choose whether the xlat tables of BL images can be read-only. |
| 329 | # Note that this only serves as a higher level option to PLAT_RO_XLAT_TABLES, |
| 330 | # which is the per BL-image option that actually enables the read-only tables |
| 331 | # API. The reason for having this additional option is to have a common high |
| 332 | # level makefile where we can check for incompatible features/build options. |
| 333 | ALLOW_RO_XLAT_TABLES := 0 |
| 334 | |
Sandrine Bailleux | d4c1d44 | 2020-01-15 10:23:25 +0100 | [diff] [blame] | 335 | # Chain of trust. |
| 336 | COT := tbbr |
| 337 | |
Masahiro Yamada | a27c166 | 2017-05-22 12:11:24 +0900 | [diff] [blame] | 338 | # Use tbbr_oid.h instead of platform_oid.h |
Antonio Nino Diaz | d8d734c | 2018-09-25 09:41:08 +0100 | [diff] [blame] | 339 | USE_TBBR_DEFS := 1 |
Masahiro Yamada | a27c166 | 2017-05-22 12:11:24 +0900 | [diff] [blame] | 340 | |
Jeenu Viswambharan | 615ff39 | 2016-10-24 14:31:51 +0100 | [diff] [blame] | 341 | # Build verbosity |
| 342 | V := 0 |
Soby Mathew | 043fe9c | 2017-04-10 22:35:42 +0100 | [diff] [blame] | 343 | |
| 344 | # Whether to enable D-Cache early during warm boot. This is usually |
| 345 | # applicable for platforms wherein interconnect programming is not |
| 346 | # required to enable cache coherency after warm reset (eg: single cluster |
| 347 | # platforms). |
| 348 | WARMBOOT_ENABLE_DCACHE_EARLY := 0 |
dp-arm | ee3457b | 2017-05-23 09:32:49 +0100 | [diff] [blame] | 349 | |
Dimitris Papastamos | 9da09cd | 2017-10-13 15:07:45 +0100 | [diff] [blame] | 350 | # Build option to enable/disable the Statistical Profiling Extensions |
dp-arm | ee3457b | 2017-05-23 09:32:49 +0100 | [diff] [blame] | 351 | ENABLE_SPE_FOR_LOWER_ELS := 1 |
| 352 | |
Dimitris Papastamos | 9da09cd | 2017-10-13 15:07:45 +0100 | [diff] [blame] | 353 | # SPE is only supported on AArch64 so disable it on AArch32. |
dp-arm | ee3457b | 2017-05-23 09:32:49 +0100 | [diff] [blame] | 354 | ifeq (${ARCH},aarch32) |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 355 | override ENABLE_SPE_FOR_LOWER_ELS := 0 |
dp-arm | ee3457b | 2017-05-23 09:32:49 +0100 | [diff] [blame] | 356 | endif |
Dimitris Papastamos | fcedb69 | 2017-10-16 11:40:10 +0100 | [diff] [blame] | 357 | |
Justin Chadwell | 1c7c13a | 2019-07-18 14:25:33 +0100 | [diff] [blame] | 358 | # Include Memory Tagging Extension registers in cpu context. This must be set |
| 359 | # to 1 if the platform wants to use this feature in the Secure world and MTE is |
| 360 | # enabled at ELX. |
johpow01 | fa59c6f | 2020-10-02 13:41:11 -0500 | [diff] [blame] | 361 | CTX_INCLUDE_MTE_REGS := 0 |
Justin Chadwell | 1c7c13a | 2019-07-18 14:25:33 +0100 | [diff] [blame] | 362 | |
Dimitris Papastamos | fcedb69 | 2017-10-16 11:40:10 +0100 | [diff] [blame] | 363 | ENABLE_AMU := 0 |
Chris Kay | 925fda4 | 2021-05-25 10:42:56 +0100 | [diff] [blame] | 364 | ENABLE_AMU_AUXILIARY_COUNTERS := 0 |
Chris Kay | f11909f | 2021-08-19 11:21:52 +0100 | [diff] [blame] | 365 | ENABLE_AMU_FCONF := 0 |
johpow01 | fa59c6f | 2020-10-02 13:41:11 -0500 | [diff] [blame] | 366 | AMU_RESTRICT_COUNTERS := 0 |
David Cunado | ce88eee | 2017-10-20 11:30:57 +0100 | [diff] [blame] | 367 | |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 368 | # Enable SVE for non-secure world by default |
| 369 | ENABLE_SVE_FOR_NS := 1 |
Yann Gautier | 7d91767 | 2021-11-19 11:35:46 +0100 | [diff] [blame] | 370 | # SVE is only supported on AArch64 so disable it on AArch32. |
| 371 | ifeq (${ARCH},aarch32) |
| 372 | override ENABLE_SVE_FOR_NS := 0 |
| 373 | endif |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 374 | ENABLE_SVE_FOR_SWD := 0 |
| 375 | |
| 376 | # SME defaults to disabled |
| 377 | ENABLE_SME_FOR_NS := 0 |
| 378 | ENABLE_SME_FOR_SWD := 0 |
| 379 | |
| 380 | # If SME is enabled then force SVE off |
| 381 | ifeq (${ENABLE_SME_FOR_NS},1) |
| 382 | override ENABLE_SVE_FOR_NS := 0 |
| 383 | override ENABLE_SVE_FOR_SWD := 0 |
David Cunado | ce88eee | 2017-10-20 11:30:57 +0100 | [diff] [blame] | 384 | endif |
Justin Chadwell | 83e0488 | 2019-08-20 11:01:52 +0100 | [diff] [blame] | 385 | |
| 386 | SANITIZE_UB := off |
Soby Mathew | ad04201 | 2019-09-25 14:03:41 +0100 | [diff] [blame] | 387 | |
| 388 | # For ARMv8.1 (AArch64) platforms, enabling this option selects the spinlock |
| 389 | # implementation variant using the ARMv8.1-LSE compare-and-swap instruction. |
| 390 | # Default: disabled |
| 391 | USE_SPINLOCK_CAS := 0 |
zelalem-aweke | d5f4527 | 2019-11-12 16:20:17 -0600 | [diff] [blame] | 392 | |
| 393 | # Enable Link Time Optimization |
| 394 | ENABLE_LTO := 0 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 395 | |
| 396 | # Build flag to include EL2 registers in cpu context save and restore during |
| 397 | # S-EL2 firmware entry/exit. This flag is to be used with SPD=spmd option. |
| 398 | # Default is 0. |
| 399 | CTX_INCLUDE_EL2_REGS := 0 |
Manish V Badarkhe | 75c972a | 2020-03-22 05:06:38 +0000 | [diff] [blame] | 400 | |
| 401 | # Enable Memory tag extension which is supported for architecture greater |
| 402 | # than Armv8.5-A |
| 403 | # By default it is set to "no" |
| 404 | SUPPORT_STACK_MEMTAG := no |
Manish V Badarkhe | 2801ed4 | 2020-04-28 04:53:32 +0100 | [diff] [blame] | 405 | |
| 406 | # Select workaround for AT speculative behaviour. |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 407 | ERRATA_SPECULATIVE_AT := 0 |
Varun Wadekar | 9223485 | 2020-06-12 10:11:28 -0700 | [diff] [blame] | 408 | |
| 409 | # Trap RAS error record access from lower EL |
| 410 | RAS_TRAP_LOWER_EL_ERR_ACCESS := 0 |
Manish V Badarkhe | ad33989 | 2020-06-29 10:32:53 +0100 | [diff] [blame] | 411 | |
| 412 | # Build option to create cot descriptors using fconf |
| 413 | COT_DESC_IN_DTB := 0 |
Manish V Badarkhe | 3589b70 | 2020-07-29 10:58:44 +0100 | [diff] [blame] | 414 | |
| 415 | # Build option to provide openssl directory path |
| 416 | OPENSSL_DIR := /usr |
Madhukar Pappireddy | 7a554a1 | 2020-08-12 13:18:19 -0500 | [diff] [blame] | 417 | |
| 418 | # Build option to use the SP804 timer instead of the generic one |
| 419 | USE_SP804_TIMER := 0 |
Manish V Badarkhe | 2bb45ff | 2021-03-16 10:01:27 +0000 | [diff] [blame] | 420 | |
| 421 | # Build option to define number of firmware banks, used in firmware update |
| 422 | # metadata structure. |
| 423 | NR_OF_FW_BANKS := 2 |
| 424 | |
| 425 | # Build option to define number of images in firmware bank, used in firmware |
| 426 | # update metadata structure. |
| 427 | NR_OF_IMAGES_IN_FW_BANK := 1 |
Manish V Badarkhe | 99575e4 | 2021-06-25 23:28:59 +0100 | [diff] [blame] | 428 | |
| 429 | # Disable Firmware update support by default |
| 430 | PSA_FWU_SUPPORT := 0 |
Manish V Badarkhe | 20df29c | 2021-07-02 09:10:56 +0100 | [diff] [blame] | 431 | |
| 432 | # By default, disable access of trace buffer control registers from NS |
| 433 | # lower ELs i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused |
| 434 | # if FEAT_TRBE is implemented. |
| 435 | # Note FEAT_TRBE is only supported on AArch64 - therefore do not enable in |
| 436 | # AArch32. |
| 437 | ifneq (${ARCH},aarch32) |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 438 | ENABLE_TRBE_FOR_NS := 0 |
Manish V Badarkhe | 20df29c | 2021-07-02 09:10:56 +0100 | [diff] [blame] | 439 | else |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 440 | override ENABLE_TRBE_FOR_NS := 0 |
Manish V Badarkhe | 20df29c | 2021-07-02 09:10:56 +0100 | [diff] [blame] | 441 | endif |
Manish V Badarkhe | f356f7e | 2021-06-29 11:44:20 +0100 | [diff] [blame] | 442 | |
johpow01 | 8186596 | 2022-01-28 17:06:20 -0600 | [diff] [blame] | 443 | # By default, disable access to branch record buffer control registers from NS |
| 444 | # lower ELs i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused |
| 445 | # if FEAT_BRBE is implemented. |
| 446 | ENABLE_BRBE_FOR_NS := 0 |
| 447 | |
Manish V Badarkhe | f356f7e | 2021-06-29 11:44:20 +0100 | [diff] [blame] | 448 | # By default, disable access of trace system registers from NS lower |
| 449 | # ELs i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused if |
| 450 | # system register trace is implemented. |
| 451 | ENABLE_SYS_REG_TRACE_FOR_NS := 0 |
Manish V Badarkhe | 51a9711 | 2021-07-08 09:33:18 +0100 | [diff] [blame] | 452 | |
| 453 | # By default, disable trace filter control registers access to NS |
| 454 | # lower ELs, i.e. NS-EL2, or NS-EL1 if NS-EL2 implemented but unused |
| 455 | # if FEAT_TRF is implemented. |
| 456 | ENABLE_TRF_FOR_NS := 0 |
Jayanth Dodderi Chidanand | 4b5489c | 2022-03-28 15:28:55 +0100 | [diff] [blame] | 457 | |
| 458 | # In v8.6+ platforms with delayed trapping of WFE being supported |
| 459 | # via FEAT_TWED, this flag takes the delay value to be set in the |
| 460 | # SCR_EL3.TWEDEL(4bit) field, when FEAT_TWED is implemented. |
| 461 | # By default it takes 0, and need to be updated by the platforms. |
| 462 | TWED_DELAY := 0 |