blob: 62cb90e83d6d57dc907ed31e19baf35b3e88f600 [file] [log] [blame]
developer2cdaeb12022-10-04 20:25:05 +08001// SPDX-License-Identifier: (GPL-2.0 OR MIT)
2/*
3 * Copyright (C) 2021 MediaTek Inc.
4 * Author: Sam.Shih <sam.shih@mediatek.com>
5 */
6
7/dts-v1/;
8#include "mt7988.dtsi"
9
10/ {
11 model = "MediaTek MT7988A DSA 10G SPIM-NOR RFB";
12 compatible = "mediatek,mt7988a-dsa-10g-spim-nor",
13 /* Reserve this for DVFS if creating new dts */
14 "mediatek,mt7988";
15
16 chosen {
17 bootargs = "console=ttyS0,115200n1 loglevel=8 \
18 earlycon=uart8250,mmio32,0x11000000 \
19 pci=pcie_bus_perf";
20 };
21
22 memory {
23 reg = <0 0x40000000 0 0x10000000>;
24 };
25
26 wsys_adie: wsys_adie@0 {
27 // fpga cases need to manual change adie_id / sku_type for dvt only
28 compatible = "mediatek,rebb-mt7988-adie";
29 adie_id = <7976>;
30 sku_type = <3000>;
31 };
32};
33
34&fan {
35 pwms = <&pwm 0 50000 0>;
36 status = "okay";
37};
38
39&pwm {
40 status = "okay";
41};
42
43&uart0 {
44 status = "okay";
45};
46
47&spi1 {
48 pinctrl-names = "default";
49 /* pin shared with snfi */
50 pinctrl-0 = <&spic_pins>;
51 status = "disabled";
52};
53
54&spi2 {
55 pinctrl-names = "default";
56 pinctrl-0 = <&spi2_flash_pins>;
57 status = "okay";
58 spi_nor@0 {
59 #address-cells = <1>;
60 #size-cells = <1>;
61 compatible = "jedec,spi-nor";
62 spi-cal-enable;
63 spi-cal-mode = "read-data";
64 spi-cal-datalen = <7>;
65 spi-cal-data = /bits/ 8 <
66 0x53 0x46 0x5F 0x42 0x4F 0x4F 0x54>; /* SF_BOOT */
67 spi-cal-addrlen = <1>;
68 spi-cal-addr = /bits/ 32 <0x0>;
69 reg = <0>;
70 spi-max-frequency = <52000000>;
developer1e51a742023-03-14 15:16:01 +080071 spi-tx-bus-width = <4>;
72 spi-rx-bus-width = <4>;
developer2cdaeb12022-10-04 20:25:05 +080073
74 partition@00000 {
75 label = "BL2";
76 reg = <0x00000 0x0040000>;
77 };
78 partition@40000 {
79 label = "u-boot-env";
80 reg = <0x40000 0x0010000>;
81 };
82 factory: partition@50000 {
83 label = "Factory";
developer8f434cd2023-02-07 10:29:26 +080084 reg = <0x50000 0x0200000>;
developer2cdaeb12022-10-04 20:25:05 +080085 };
developer8f434cd2023-02-07 10:29:26 +080086 partition@250000 {
developer2cdaeb12022-10-04 20:25:05 +080087 label = "FIP";
developer8f434cd2023-02-07 10:29:26 +080088 reg = <0x250000 0x0080000>;
developer2cdaeb12022-10-04 20:25:05 +080089 };
developer8f434cd2023-02-07 10:29:26 +080090 partition@2D0000 {
developer2cdaeb12022-10-04 20:25:05 +080091 label = "firmware";
developer8f434cd2023-02-07 10:29:26 +080092 reg = <0x2D0000 0x1D30000>;
developer2cdaeb12022-10-04 20:25:05 +080093 };
94 };
95};
96
97&pcie0 {
98 pinctrl-names = "default";
99 pinctrl-0 = <&pcie0_pins>;
100 status = "okay";
101};
102
103&pcie1 {
104 pinctrl-names = "default";
105 pinctrl-0 = <&pcie1_pins>;
106 status = "okay";
107};
108
109&pcie2 {
110 pinctrl-names = "default";
111 pinctrl-0 = <&pcie2_pins>;
112 status = "disabled";
113};
114
115&pcie3 {
116 pinctrl-names = "default";
117 pinctrl-0 = <&pcie3_pins>;
118 status = "okay";
119};
120
121&pio {
developer24ba51c2022-11-15 11:22:46 +0800122 mdio0_pins: mdio0-pins {
123 mux {
124 function = "mdio";
125 groups = "mdc_mdio0";
126 };
127
128 conf {
129 groups = "mdc_mdio0";
130 drive-strength = <MTK_DRIVE_8mA>;
131 };
132 };
133
developercaca1df2023-05-17 10:54:49 +0800134 gbe0_led0_pins: gbe0-pins {
developer447cb002023-04-06 17:54:54 +0800135 mux {
136 function = "led";
developercaca1df2023-05-17 10:54:49 +0800137 groups = "gbe0_led0";
developer447cb002023-04-06 17:54:54 +0800138 };
139 };
140
developercaca1df2023-05-17 10:54:49 +0800141 gbe1_led0_pins: gbe1-pins {
142 mux {
143 function = "led";
144 groups = "gbe1_led0";
145 };
146 };
147
148 gbe2_led0_pins: gbe2-pins {
149 mux {
150 function = "led";
151 groups = "gbe2_led0";
152 };
153 };
154
155 gbe3_led0_pins: gbe3-pins {
156 mux {
157 function = "led";
158 groups = "gbe3_led0";
159 };
160 };
161
developer2cdaeb12022-10-04 20:25:05 +0800162 pcie0_pins: pcie0-pins {
163 mux {
164 function = "pcie";
165 groups = "pcie_2l_0_pereset", "pcie_clk_req_n0_0",
166 "pcie_wake_n0_0";
167 };
168 };
169
170 pcie1_pins: pcie1-pins {
171 mux {
172 function = "pcie";
173 groups = "pcie_2l_1_pereset", "pcie_clk_req_n1",
174 "pcie_wake_n1_0";
175 };
176 };
177
178 pcie2_pins: pcie2-pins {
179 mux {
180 function = "pcie";
181 groups = "pcie_1l_0_pereset", "pcie_clk_req_n2_0",
182 "pcie_wake_n2_0";
183 };
184 };
185
186 pcie3_pins: pcie3-pins {
187 mux {
188 function = "pcie";
189 groups = "pcie_1l_1_pereset", "pcie_clk_req_n3",
190 "pcie_wake_n3_0";
191 };
192 };
193
194 spic_pins: spi1-pins {
195 mux {
196 function = "spi";
developer1ceb26a2023-02-16 15:43:43 +0800197 groups = "spi1";
developer2cdaeb12022-10-04 20:25:05 +0800198 };
199 };
200
201 spi2_flash_pins: spi2-pins {
202 mux {
203 function = "spi";
204 groups = "spi2", "spi2_wp_hold";
205 };
206 };
207};
208
209&watchdog {
210 status = "disabled";
211};
212
213&eth {
developer24ba51c2022-11-15 11:22:46 +0800214 pinctrl-names = "default";
developer941468f2023-04-10 15:21:02 +0800215 pinctrl-0 = <&mdio0_pins>;
developer2cdaeb12022-10-04 20:25:05 +0800216 status = "okay";
217
218 gmac0: mac@0 {
219 compatible = "mediatek,eth-mac";
220 reg = <0>;
developer30e13e72022-11-03 10:21:24 +0800221 mac-type = "xgdm";
developer2cdaeb12022-10-04 20:25:05 +0800222 phy-mode = "10gbase-kr";
223
224 fixed-link {
developerf0145c92023-03-23 23:16:17 +0800225 speed = <10000>;
developer2cdaeb12022-10-04 20:25:05 +0800226 full-duplex;
227 pause;
228 };
229 };
230
231 gmac1: mac@1 {
232 compatible = "mediatek,eth-mac";
233 reg = <1>;
developer30e13e72022-11-03 10:21:24 +0800234 mac-type = "xgdm";
developerf0145c92023-03-23 23:16:17 +0800235 phy-mode = "usxgmii";
developer2cdaeb12022-10-04 20:25:05 +0800236 phy-handle = <&phy0>;
237 };
238
239 gmac2: mac@2 {
240 compatible = "mediatek,eth-mac";
241 reg = <2>;
developer30e13e72022-11-03 10:21:24 +0800242 mac-type = "xgdm";
developerf0145c92023-03-23 23:16:17 +0800243 phy-mode = "usxgmii";
developer2cdaeb12022-10-04 20:25:05 +0800244 phy-handle = <&phy1>;
245 };
246
247 mdio: mdio-bus {
248 #address-cells = <1>;
249 #size-cells = <0>;
developerc4d8da72023-03-16 14:37:28 +0800250 clock-frequency = <10500000>;
developer24ba51c2022-11-15 11:22:46 +0800251
developer2cdaeb12022-10-04 20:25:05 +0800252 phy0: ethernet-phy@0 {
253 reg = <0>;
254 compatible = "ethernet-phy-ieee802.3-c45";
developer60678072022-11-23 15:52:54 +0800255 reset-gpios = <&pio 72 1>;
developer265607f2023-03-01 18:37:46 +0800256 reset-assert-us = <100000>;
257 reset-deassert-us = <221000>;
developer2cdaeb12022-10-04 20:25:05 +0800258 };
259
260 phy1: ethernet-phy@8 {
261 reg = <8>;
262 compatible = "ethernet-phy-ieee802.3-c45";
developer60678072022-11-23 15:52:54 +0800263 reset-gpios = <&pio 71 1>;
developer265607f2023-03-01 18:37:46 +0800264 reset-assert-us = <100000>;
265 reset-deassert-us = <221000>;
developer2cdaeb12022-10-04 20:25:05 +0800266 };
267
268 switch@0 {
269 compatible = "mediatek,mt7988";
270 reg = <31>;
271 ports {
272 #address-cells = <1>;
273 #size-cells = <0>;
274
275 port@0 {
276 reg = <0>;
277 label = "lan0";
developera36549c2022-10-04 16:26:13 +0800278 phy-mode = "gmii";
279 phy-handle = <&sphy0>;
developer2cdaeb12022-10-04 20:25:05 +0800280 };
281
282 port@1 {
283 reg = <1>;
284 label = "lan1";
developera36549c2022-10-04 16:26:13 +0800285 phy-mode = "gmii";
286 phy-handle = <&sphy1>;
developer2cdaeb12022-10-04 20:25:05 +0800287 };
288
289 port@2 {
290 reg = <2>;
291 label = "lan2";
developera36549c2022-10-04 16:26:13 +0800292 phy-mode = "gmii";
293 phy-handle = <&sphy2>;
developer2cdaeb12022-10-04 20:25:05 +0800294 };
295
296 port@3 {
297 reg = <3>;
298 label = "lan3";
developera36549c2022-10-04 16:26:13 +0800299 phy-mode = "gmii";
300 phy-handle = <&sphy3>;
developer2cdaeb12022-10-04 20:25:05 +0800301 };
302
303 port@6 {
304 reg = <6>;
305 label = "cpu";
306 ethernet = <&gmac0>;
307 phy-mode = "10gbase-kr";
308
309 fixed-link {
310 speed = <10000>;
311 full-duplex;
312 pause;
313 };
314 };
315 };
developera36549c2022-10-04 16:26:13 +0800316
317 mdio {
318 compatible = "mediatek,dsa-slave-mdio";
319 #address-cells = <1>;
320 #size-cells = <0>;
321
322 sphy0: switch_phy0@0 {
323 compatible = "ethernet-phy-id03a2.9481";
324 reg = <0>;
developercaca1df2023-05-17 10:54:49 +0800325 pinctrl-names = "gbe-led";
326 pinctrl-0 = <&gbe0_led0_pins>;
developera36549c2022-10-04 16:26:13 +0800327 nvmem-cells = <&phy_calibration_p0>;
328 nvmem-cell-names = "phy-cal-data";
329 };
330
331 sphy1: switch_phy1@1 {
332 compatible = "ethernet-phy-id03a2.9481";
333 reg = <1>;
developercaca1df2023-05-17 10:54:49 +0800334 pinctrl-names = "gbe-led";
335 pinctrl-0 = <&gbe1_led0_pins>;
developera36549c2022-10-04 16:26:13 +0800336 nvmem-cells = <&phy_calibration_p1>;
337 nvmem-cell-names = "phy-cal-data";
338 };
339
340 sphy2: switch_phy2@2 {
341 compatible = "ethernet-phy-id03a2.9481";
342 reg = <2>;
developercaca1df2023-05-17 10:54:49 +0800343 pinctrl-names = "gbe-led";
344 pinctrl-0 = <&gbe2_led0_pins>;
developera36549c2022-10-04 16:26:13 +0800345 nvmem-cells = <&phy_calibration_p2>;
346 nvmem-cell-names = "phy-cal-data";
347 };
348
349 sphy3: switch_phy3@3 {
350 compatible = "ethernet-phy-id03a2.9481";
351 reg = <3>;
developercaca1df2023-05-17 10:54:49 +0800352 pinctrl-names = "gbe-led";
353 pinctrl-0 = <&gbe3_led0_pins>;
developera36549c2022-10-04 16:26:13 +0800354 nvmem-cells = <&phy_calibration_p3>;
355 nvmem-cell-names = "phy-cal-data";
356 };
357 };
developer2cdaeb12022-10-04 20:25:05 +0800358 };
359 };
360};
361
362&hnat {
363 mtketh-wan = "eth1";
364 mtketh-lan = "lan";
365 mtketh-lan2 = "eth2";
366 mtketh-max-gmac = <3>;
367 status = "okay";
368};
369
370&wed {
371 dy_txbm_enable = "true";
372 dy_txbm_budge = <8>;
373 txbm_init_sz = <10>;
374 status = "okay";
375};