blob: cdc7c90342795d35ceb171ee13b94b8f9db94f41 [file] [log] [blame]
developer2cdaeb12022-10-04 20:25:05 +08001// SPDX-License-Identifier: (GPL-2.0 OR MIT)
2/*
3 * Copyright (C) 2021 MediaTek Inc.
4 * Author: Sam.Shih <sam.shih@mediatek.com>
5 */
6
7/dts-v1/;
8#include "mt7988.dtsi"
9
10/ {
11 model = "MediaTek MT7988A DSA 10G SPIM-NOR RFB";
12 compatible = "mediatek,mt7988a-dsa-10g-spim-nor",
13 /* Reserve this for DVFS if creating new dts */
14 "mediatek,mt7988";
15
16 chosen {
17 bootargs = "console=ttyS0,115200n1 loglevel=8 \
18 earlycon=uart8250,mmio32,0x11000000 \
19 pci=pcie_bus_perf";
20 };
21
22 memory {
23 reg = <0 0x40000000 0 0x10000000>;
24 };
25
26 wsys_adie: wsys_adie@0 {
27 // fpga cases need to manual change adie_id / sku_type for dvt only
28 compatible = "mediatek,rebb-mt7988-adie";
29 adie_id = <7976>;
30 sku_type = <3000>;
31 };
32};
33
34&fan {
35 pwms = <&pwm 0 50000 0>;
36 status = "okay";
37};
38
39&pwm {
40 status = "okay";
41};
42
43&uart0 {
44 status = "okay";
45};
46
47&spi1 {
48 pinctrl-names = "default";
49 /* pin shared with snfi */
50 pinctrl-0 = <&spic_pins>;
51 status = "disabled";
52};
53
54&spi2 {
55 pinctrl-names = "default";
56 pinctrl-0 = <&spi2_flash_pins>;
57 status = "okay";
58 spi_nor@0 {
59 #address-cells = <1>;
60 #size-cells = <1>;
61 compatible = "jedec,spi-nor";
62 spi-cal-enable;
63 spi-cal-mode = "read-data";
64 spi-cal-datalen = <7>;
65 spi-cal-data = /bits/ 8 <
66 0x53 0x46 0x5F 0x42 0x4F 0x4F 0x54>; /* SF_BOOT */
67 spi-cal-addrlen = <1>;
68 spi-cal-addr = /bits/ 32 <0x0>;
69 reg = <0>;
70 spi-max-frequency = <52000000>;
developer1e51a742023-03-14 15:16:01 +080071 spi-tx-bus-width = <4>;
72 spi-rx-bus-width = <4>;
developer2cdaeb12022-10-04 20:25:05 +080073
74 partition@00000 {
75 label = "BL2";
76 reg = <0x00000 0x0040000>;
77 };
78 partition@40000 {
79 label = "u-boot-env";
80 reg = <0x40000 0x0010000>;
81 };
82 factory: partition@50000 {
83 label = "Factory";
developer8f434cd2023-02-07 10:29:26 +080084 reg = <0x50000 0x0200000>;
developer2cdaeb12022-10-04 20:25:05 +080085 };
developer8f434cd2023-02-07 10:29:26 +080086 partition@250000 {
developer2cdaeb12022-10-04 20:25:05 +080087 label = "FIP";
developer8f434cd2023-02-07 10:29:26 +080088 reg = <0x250000 0x0080000>;
developer2cdaeb12022-10-04 20:25:05 +080089 };
developer8f434cd2023-02-07 10:29:26 +080090 partition@2D0000 {
developer2cdaeb12022-10-04 20:25:05 +080091 label = "firmware";
developer8f434cd2023-02-07 10:29:26 +080092 reg = <0x2D0000 0x1D30000>;
developer2cdaeb12022-10-04 20:25:05 +080093 };
94 };
95};
96
97&pcie0 {
98 pinctrl-names = "default";
99 pinctrl-0 = <&pcie0_pins>;
100 status = "okay";
101};
102
103&pcie1 {
104 pinctrl-names = "default";
105 pinctrl-0 = <&pcie1_pins>;
106 status = "okay";
107};
108
109&pcie2 {
110 pinctrl-names = "default";
111 pinctrl-0 = <&pcie2_pins>;
112 status = "disabled";
113};
114
115&pcie3 {
116 pinctrl-names = "default";
117 pinctrl-0 = <&pcie3_pins>;
118 status = "okay";
119};
120
121&pio {
developer24ba51c2022-11-15 11:22:46 +0800122 mdio0_pins: mdio0-pins {
123 mux {
124 function = "mdio";
125 groups = "mdc_mdio0";
126 };
127
128 conf {
129 groups = "mdc_mdio0";
130 drive-strength = <MTK_DRIVE_8mA>;
131 };
132 };
133
developer2cdaeb12022-10-04 20:25:05 +0800134 pcie0_pins: pcie0-pins {
135 mux {
136 function = "pcie";
137 groups = "pcie_2l_0_pereset", "pcie_clk_req_n0_0",
138 "pcie_wake_n0_0";
139 };
140 };
141
142 pcie1_pins: pcie1-pins {
143 mux {
144 function = "pcie";
145 groups = "pcie_2l_1_pereset", "pcie_clk_req_n1",
146 "pcie_wake_n1_0";
147 };
148 };
149
150 pcie2_pins: pcie2-pins {
151 mux {
152 function = "pcie";
153 groups = "pcie_1l_0_pereset", "pcie_clk_req_n2_0",
154 "pcie_wake_n2_0";
155 };
156 };
157
158 pcie3_pins: pcie3-pins {
159 mux {
160 function = "pcie";
161 groups = "pcie_1l_1_pereset", "pcie_clk_req_n3",
162 "pcie_wake_n3_0";
163 };
164 };
165
166 spic_pins: spi1-pins {
167 mux {
168 function = "spi";
developer1ceb26a2023-02-16 15:43:43 +0800169 groups = "spi1";
developer2cdaeb12022-10-04 20:25:05 +0800170 };
171 };
172
173 spi2_flash_pins: spi2-pins {
174 mux {
175 function = "spi";
176 groups = "spi2", "spi2_wp_hold";
177 };
178 };
179};
180
181&watchdog {
182 status = "disabled";
183};
184
185&eth {
developer24ba51c2022-11-15 11:22:46 +0800186 pinctrl-names = "default";
187 pinctrl-0 = <&mdio0_pins>;
developer2cdaeb12022-10-04 20:25:05 +0800188 status = "okay";
189
190 gmac0: mac@0 {
191 compatible = "mediatek,eth-mac";
192 reg = <0>;
developer30e13e72022-11-03 10:21:24 +0800193 mac-type = "xgdm";
developer2cdaeb12022-10-04 20:25:05 +0800194 phy-mode = "10gbase-kr";
195
196 fixed-link {
developerf0145c92023-03-23 23:16:17 +0800197 speed = <10000>;
developer2cdaeb12022-10-04 20:25:05 +0800198 full-duplex;
199 pause;
200 };
201 };
202
203 gmac1: mac@1 {
204 compatible = "mediatek,eth-mac";
205 reg = <1>;
developer30e13e72022-11-03 10:21:24 +0800206 mac-type = "xgdm";
developerf0145c92023-03-23 23:16:17 +0800207 phy-mode = "usxgmii";
developer2cdaeb12022-10-04 20:25:05 +0800208 phy-handle = <&phy0>;
209 };
210
211 gmac2: mac@2 {
212 compatible = "mediatek,eth-mac";
213 reg = <2>;
developer30e13e72022-11-03 10:21:24 +0800214 mac-type = "xgdm";
developerf0145c92023-03-23 23:16:17 +0800215 phy-mode = "usxgmii";
developer2cdaeb12022-10-04 20:25:05 +0800216 phy-handle = <&phy1>;
217 };
218
219 mdio: mdio-bus {
220 #address-cells = <1>;
221 #size-cells = <0>;
developerc4d8da72023-03-16 14:37:28 +0800222 clock-frequency = <10500000>;
developer24ba51c2022-11-15 11:22:46 +0800223
developer2cdaeb12022-10-04 20:25:05 +0800224 phy0: ethernet-phy@0 {
225 reg = <0>;
226 compatible = "ethernet-phy-ieee802.3-c45";
developer60678072022-11-23 15:52:54 +0800227 reset-gpios = <&pio 72 1>;
developer265607f2023-03-01 18:37:46 +0800228 reset-assert-us = <100000>;
229 reset-deassert-us = <221000>;
developer2cdaeb12022-10-04 20:25:05 +0800230 };
231
232 phy1: ethernet-phy@8 {
233 reg = <8>;
234 compatible = "ethernet-phy-ieee802.3-c45";
developer60678072022-11-23 15:52:54 +0800235 reset-gpios = <&pio 71 1>;
developer265607f2023-03-01 18:37:46 +0800236 reset-assert-us = <100000>;
237 reset-deassert-us = <221000>;
developer2cdaeb12022-10-04 20:25:05 +0800238 };
239
240 switch@0 {
241 compatible = "mediatek,mt7988";
242 reg = <31>;
243 ports {
244 #address-cells = <1>;
245 #size-cells = <0>;
246
247 port@0 {
248 reg = <0>;
249 label = "lan0";
developera36549c2022-10-04 16:26:13 +0800250 phy-mode = "gmii";
251 phy-handle = <&sphy0>;
developer2cdaeb12022-10-04 20:25:05 +0800252 };
253
254 port@1 {
255 reg = <1>;
256 label = "lan1";
developera36549c2022-10-04 16:26:13 +0800257 phy-mode = "gmii";
258 phy-handle = <&sphy1>;
developer2cdaeb12022-10-04 20:25:05 +0800259 };
260
261 port@2 {
262 reg = <2>;
263 label = "lan2";
developera36549c2022-10-04 16:26:13 +0800264 phy-mode = "gmii";
265 phy-handle = <&sphy2>;
developer2cdaeb12022-10-04 20:25:05 +0800266 };
267
268 port@3 {
269 reg = <3>;
270 label = "lan3";
developera36549c2022-10-04 16:26:13 +0800271 phy-mode = "gmii";
272 phy-handle = <&sphy3>;
developer2cdaeb12022-10-04 20:25:05 +0800273 };
274
275 port@6 {
276 reg = <6>;
277 label = "cpu";
278 ethernet = <&gmac0>;
279 phy-mode = "10gbase-kr";
280
281 fixed-link {
282 speed = <10000>;
283 full-duplex;
284 pause;
285 };
286 };
287 };
developera36549c2022-10-04 16:26:13 +0800288
289 mdio {
290 compatible = "mediatek,dsa-slave-mdio";
291 #address-cells = <1>;
292 #size-cells = <0>;
293
294 sphy0: switch_phy0@0 {
295 compatible = "ethernet-phy-id03a2.9481";
296 reg = <0>;
297 phy-mode = "gmii";
298 rext = "efuse";
299 tx_r50 = "efuse";
300 nvmem-cells = <&phy_calibration_p0>;
301 nvmem-cell-names = "phy-cal-data";
302 };
303
304 sphy1: switch_phy1@1 {
305 compatible = "ethernet-phy-id03a2.9481";
306 reg = <1>;
307 phy-mode = "gmii";
308 rext = "efuse";
309 tx_r50 = "efuse";
310 nvmem-cells = <&phy_calibration_p1>;
311 nvmem-cell-names = "phy-cal-data";
312 };
313
314 sphy2: switch_phy2@2 {
315 compatible = "ethernet-phy-id03a2.9481";
316 reg = <2>;
317 phy-mode = "gmii";
318 rext = "efuse";
319 tx_r50 = "efuse";
320 nvmem-cells = <&phy_calibration_p2>;
321 nvmem-cell-names = "phy-cal-data";
322 };
323
324 sphy3: switch_phy3@3 {
325 compatible = "ethernet-phy-id03a2.9481";
326 reg = <3>;
327 phy-mode = "gmii";
328 rext = "efuse";
329 tx_r50 = "efuse";
330 nvmem-cells = <&phy_calibration_p3>;
331 nvmem-cell-names = "phy-cal-data";
332 };
333 };
developer2cdaeb12022-10-04 20:25:05 +0800334 };
335 };
336};
337
338&hnat {
339 mtketh-wan = "eth1";
340 mtketh-lan = "lan";
341 mtketh-lan2 = "eth2";
342 mtketh-max-gmac = <3>;
343 status = "okay";
344};
345
346&wed {
347 dy_txbm_enable = "true";
348 dy_txbm_budge = <8>;
349 txbm_init_sz = <10>;
350 status = "okay";
351};