blob: dacdf3cdefb8c927a463e5f3f20a547c7201893e [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001// SPDX-License-Identifier: GPL-2.0
2// Copyright (c) 2018-2019 MediaTek Inc.
3
4/* A library for MediaTek SGMII circuit
5 *
6 * Author: Sean Wang <sean.wang@mediatek.com>
7 *
8 */
9
10#include <linux/mfd/syscon.h>
11#include <linux/of.h>
12#include <linux/regmap.h>
13
14#include "mtk_eth_soc.h"
15
16int mtk_sgmii_init(struct mtk_sgmii *ss, struct device_node *r, u32 ana_rgc3)
17{
18 struct device_node *np;
19 int i;
20
21 ss->ana_rgc3 = ana_rgc3;
22
23 for (i = 0; i < MTK_MAX_DEVS; i++) {
24 np = of_parse_phandle(r, "mediatek,sgmiisys", i);
25 if (!np)
26 break;
27
28 ss->regmap[i] = syscon_node_to_regmap(np);
29 if (IS_ERR(ss->regmap[i]))
30 return PTR_ERR(ss->regmap[i]);
developerf8ac94a2021-07-29 16:40:01 +080031
32 ss->flags[i] &= ~(MTK_SGMII_PN_SWAP);
33 if (of_property_read_bool(np, "pn_swap"))
34 ss->flags[i] |= MTK_SGMII_PN_SWAP;
developerfd40db22021-04-29 10:08:25 +080035 }
36
37 return 0;
38}
39
developerfb556ca2021-10-13 10:52:09 +080040int mtk_sgmii_setup_mode_an(struct mtk_sgmii *ss, unsigned int id)
developerfd40db22021-04-29 10:08:25 +080041{
42 unsigned int val;
43
44 if (!ss->regmap[id])
45 return -EINVAL;
46
47 /* Setup the link timer and QPHY power up inside SGMIISYS */
48 regmap_write(ss->regmap[id], SGMSYS_PCS_LINK_TIMER,
49 SGMII_LINK_TIMER_DEFAULT);
50
51 regmap_read(ss->regmap[id], SGMSYS_SGMII_MODE, &val);
52 val |= SGMII_REMOTE_FAULT_DIS;
53 regmap_write(ss->regmap[id], SGMSYS_SGMII_MODE, val);
54
55 regmap_read(ss->regmap[id], SGMSYS_PCS_CONTROL_1, &val);
56 val |= SGMII_AN_RESTART;
57 regmap_write(ss->regmap[id], SGMSYS_PCS_CONTROL_1, val);
58
developerf8ac94a2021-07-29 16:40:01 +080059 if(MTK_HAS_FLAGS(ss->flags[id],MTK_SGMII_PN_SWAP))
60 regmap_update_bits(ss->regmap[id], SGMSYS_QPHY_WRAP_CTRL,
61 SGMII_PN_SWAP_MASK, SGMII_PN_SWAP_TX_RX);
62
developer3d014da2022-05-11 16:29:59 +080063 /* Release PHYA power down state */
64 regmap_write(ss->regmap[id], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
developerfd40db22021-04-29 10:08:25 +080065
66 return 0;
67}
68
developerfb556ca2021-10-13 10:52:09 +080069int mtk_sgmii_setup_mode_force(struct mtk_sgmii *ss, unsigned int id,
developerfd40db22021-04-29 10:08:25 +080070 const struct phylink_link_state *state)
71{
72 unsigned int val;
73
74 if (!ss->regmap[id])
75 return -EINVAL;
76
77 regmap_read(ss->regmap[id], ss->ana_rgc3, &val);
78 val &= ~RG_PHY_SPEED_MASK;
79 if (state->interface == PHY_INTERFACE_MODE_2500BASEX)
80 val |= RG_PHY_SPEED_3_125G;
81 regmap_write(ss->regmap[id], ss->ana_rgc3, val);
82
83 /* Disable SGMII AN */
84 regmap_read(ss->regmap[id], SGMSYS_PCS_CONTROL_1, &val);
85 val &= ~SGMII_AN_ENABLE;
86 regmap_write(ss->regmap[id], SGMSYS_PCS_CONTROL_1, val);
87
88 /* SGMII force mode setting */
89 regmap_read(ss->regmap[id], SGMSYS_SGMII_MODE, &val);
90 val &= ~SGMII_IF_MODE_MASK;
91
92 switch (state->speed) {
93 case SPEED_10:
94 val |= SGMII_SPEED_10;
95 break;
96 case SPEED_100:
97 val |= SGMII_SPEED_100;
98 break;
99 case SPEED_2500:
100 case SPEED_1000:
101 val |= SGMII_SPEED_1000;
102 break;
103 };
104
105 if (state->duplex == DUPLEX_FULL)
106 val |= SGMII_DUPLEX_FULL;
107
108 regmap_write(ss->regmap[id], SGMSYS_SGMII_MODE, val);
109
developerf8ac94a2021-07-29 16:40:01 +0800110 if(MTK_HAS_FLAGS(ss->flags[id],MTK_SGMII_PN_SWAP))
111 regmap_update_bits(ss->regmap[id], SGMSYS_QPHY_WRAP_CTRL,
112 SGMII_PN_SWAP_MASK, SGMII_PN_SWAP_TX_RX);
developer3d014da2022-05-11 16:29:59 +0800113
developerfd40db22021-04-29 10:08:25 +0800114 /* Release PHYA power down state */
developer3d014da2022-05-11 16:29:59 +0800115 regmap_write(ss->regmap[id], SGMSYS_QPHY_PWR_STATE_CTRL, 0);
developerfd40db22021-04-29 10:08:25 +0800116
117 return 0;
118}
119
120void mtk_sgmii_restart_an(struct mtk_eth *eth, int mac_id)
121{
122 struct mtk_sgmii *ss = eth->sgmii;
123 unsigned int val, sid;
124
125 /* Decide how GMAC and SGMIISYS be mapped */
126 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
127 0 : mac_id;
128
129 if (!ss->regmap[sid])
130 return;
131
132 regmap_read(ss->regmap[sid], SGMSYS_PCS_CONTROL_1, &val);
133 val |= SGMII_AN_RESTART;
134 regmap_write(ss->regmap[sid], SGMSYS_PCS_CONTROL_1, val);
135}