blob: de59991d2a43865c0d93f8d37bb2473eefd41bd2 [file] [log] [blame]
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +02001/*
2 * (C) Copyright 2007 DENX Software Engineering
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 *
22 */
23
24#include <common.h>
25#include <mpc512x.h>
26#include <asm/bitops.h>
27#include <command.h>
Wolfgang Denk049430f2008-01-13 00:55:47 +010028#include <fdt_support.h>
Martha Marxfd449ab2008-05-29 14:23:25 -040029#ifdef CONFIG_MISC_INIT_R
30#include <i2c.h>
31#endif
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020032/* Clocks in use */
33#define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
34 CLOCK_SCCR1_LPC_EN | \
35 CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
36 CLOCK_SCCR1_PSCFIFO_EN | \
37 CLOCK_SCCR1_DDR_EN | \
Wolfgang Denk39d03f32008-01-13 23:37:50 +010038 CLOCK_SCCR1_FEC_EN | \
John Rigbyd1228c92008-02-26 09:38:14 -070039 CLOCK_SCCR1_PCI_EN | \
Wolfgang Denk39d03f32008-01-13 23:37:50 +010040 CLOCK_SCCR1_TPR_EN)
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020041
42#define SCCR2_CLOCKS_EN (CLOCK_SCCR2_MEM_EN | \
43 CLOCK_SCCR2_SPDIF_EN | \
York Sunfd7cbfd2008-05-05 10:20:01 -050044 CLOCK_SCCR2_DIU_EN | \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020045 CLOCK_SCCR2_I2C_EN)
46
47#define CSAW_START(start) ((start) & 0xFFFF0000)
48#define CSAW_STOP(start, size) (((start) + (size) - 1) >> 16)
49
50long int fixed_sdram(void);
51
52int board_early_init_f (void)
53{
54 volatile immap_t *im = (immap_t *) CFG_IMMR;
York Sunfd7cbfd2008-05-05 10:20:01 -050055 u32 lpcaw, tmp32;
York Sunfd7cbfd2008-05-05 10:20:01 -050056 int i;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020057
58 /*
59 * Initialize Local Window for the CPLD registers access (CS2 selects
60 * the CPLD chip)
61 */
62 im->sysconf.lpcs2aw = CSAW_START(CFG_CPLD_BASE) |
63 CSAW_STOP(CFG_CPLD_BASE, CFG_CPLD_SIZE);
64 im->lpc.cs_cfg[2] = CFG_CS2_CFG;
65
66 /*
67 * According to MPC5121e RM, configuring local access windows should
68 * be followed by a dummy read of the config register that was
69 * modified last and an isync
70 */
71 lpcaw = im->sysconf.lpcs2aw;
72 __asm__ __volatile__ ("isync");
73
74 /*
75 * Disable Boot NOR FLASH write protect - CPLD Reg 8 NOR FLASH Control
76 *
77 * Without this the flash identification routine fails, as it needs to issue
78 * write commands in order to establish the device ID.
79 */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020080
Martha Marxfd449ab2008-05-29 14:23:25 -040081#ifdef CONFIG_ADS5121_REV2
82 *((volatile u8 *)(CFG_CPLD_BASE + 0x08)) = 0xC1;
83#else
84 if (*((u8 *)(CFG_CPLD_BASE + 0x08)) & 0x04) {
85 *((volatile u8 *)(CFG_CPLD_BASE + 0x08)) = 0xC1;
86 } else {
87 /* running from Backup flash */
88 *((volatile u8 *)(CFG_CPLD_BASE + 0x08)) = 0x32;
89 }
90#endif
91 /*
92 * Configure Flash Speed
93 */
94 *((volatile u32 *)(CFG_IMMR + LPC_OFFSET + CS0_CONFIG)) = CFG_CS0_CFG;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020095 /*
96 * Enable clocks
97 */
98 im->clk.sccr[0] = SCCR1_CLOCKS_EN;
99 im->clk.sccr[1] = SCCR2_CLOCKS_EN;
100
101 return 0;
102}
103
Becky Brucebd99ae72008-06-09 16:03:40 -0500104phys_size_t initdram (int board_type)
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200105{
106 u32 msize = 0;
107
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200108 msize = fixed_sdram ();
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200109
110 return msize;
111}
112
113/*
114 * fixed sdram init -- the board doesn't use memory modules that have serial presence
115 * detect or similar mechanism for discovery of the DRAM settings
116 */
117long int fixed_sdram (void)
118{
119 volatile immap_t *im = (immap_t *) CFG_IMMR;
120 u32 msize = CFG_DDR_SIZE * 1024 * 1024;
121 u32 msize_log2 = __ilog2 (msize);
122 u32 i;
123
124 /* Initialize IO Control */
125 im->io_ctrl.regs[MEM_IDX] = IOCTRL_MUX_DDR;
126
127 /* Initialize DDR Local Window */
128 im->sysconf.ddrlaw.bar = CFG_DDR_BASE & 0xFFFFF000;
129 im->sysconf.ddrlaw.ar = msize_log2 - 1;
130
131 /*
132 * According to MPC5121e RM, configuring local access windows should
133 * be followed by a dummy read of the config register that was
134 * modified last and an isync
Wolfgang Denk530181f2007-08-02 21:27:46 +0200135 */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200136 i = im->sysconf.ddrlaw.ar;
137 __asm__ __volatile__ ("isync");
138
139 /* Enable DDR */
140 im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG_EN;
141
142 /* Initialize DDR Priority Manager */
143 im->mddrc.prioman_config1 = CFG_MDDRCGRP_PM_CFG1;
144 im->mddrc.prioman_config2 = CFG_MDDRCGRP_PM_CFG2;
145 im->mddrc.hiprio_config = CFG_MDDRCGRP_HIPRIO_CFG;
146 im->mddrc.lut_table0_main_upper = CFG_MDDRCGRP_LUT0_MU;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200147 im->mddrc.lut_table0_main_lower = CFG_MDDRCGRP_LUT0_ML;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100148 im->mddrc.lut_table1_main_upper = CFG_MDDRCGRP_LUT1_MU;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200149 im->mddrc.lut_table1_main_lower = CFG_MDDRCGRP_LUT1_ML;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100150 im->mddrc.lut_table2_main_upper = CFG_MDDRCGRP_LUT2_MU;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200151 im->mddrc.lut_table2_main_lower = CFG_MDDRCGRP_LUT2_ML;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100152 im->mddrc.lut_table3_main_upper = CFG_MDDRCGRP_LUT3_MU;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200153 im->mddrc.lut_table3_main_lower = CFG_MDDRCGRP_LUT3_ML;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100154 im->mddrc.lut_table4_main_upper = CFG_MDDRCGRP_LUT4_MU;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200155 im->mddrc.lut_table4_main_lower = CFG_MDDRCGRP_LUT4_ML;
156 im->mddrc.lut_table0_alternate_upper = CFG_MDDRCGRP_LUT0_AU;
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100157 im->mddrc.lut_table0_alternate_lower = CFG_MDDRCGRP_LUT0_AL;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100158 im->mddrc.lut_table1_alternate_upper = CFG_MDDRCGRP_LUT1_AU;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200159 im->mddrc.lut_table1_alternate_lower = CFG_MDDRCGRP_LUT1_AL;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100160 im->mddrc.lut_table2_alternate_upper = CFG_MDDRCGRP_LUT2_AU;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200161 im->mddrc.lut_table2_alternate_lower = CFG_MDDRCGRP_LUT2_AL;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100162 im->mddrc.lut_table3_alternate_upper = CFG_MDDRCGRP_LUT3_AU;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200163 im->mddrc.lut_table3_alternate_lower = CFG_MDDRCGRP_LUT3_AL;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100164 im->mddrc.lut_table4_alternate_upper = CFG_MDDRCGRP_LUT4_AU;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200165 im->mddrc.lut_table4_alternate_lower = CFG_MDDRCGRP_LUT4_AL;
166
167 /* Initialize MDDRC */
168 im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG;
169 im->mddrc.ddr_time_config0 = CFG_MDDRC_TIME_CFG0;
170 im->mddrc.ddr_time_config1 = CFG_MDDRC_TIME_CFG1;
171 im->mddrc.ddr_time_config2 = CFG_MDDRC_TIME_CFG2;
172
173 /* Initialize DDR */
174 for (i = 0; i < 10; i++)
175 im->mddrc.ddr_command = CFG_MICRON_NOP;
176
177 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100178 im->mddrc.ddr_command = CFG_MICRON_NOP;
179 im->mddrc.ddr_command = CFG_MICRON_RFSH;
180 im->mddrc.ddr_command = CFG_MICRON_NOP;
181 im->mddrc.ddr_command = CFG_MICRON_RFSH;
182 im->mddrc.ddr_command = CFG_MICRON_NOP;
183 im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
184 im->mddrc.ddr_command = CFG_MICRON_NOP;
185 im->mddrc.ddr_command = CFG_MICRON_EM2;
186 im->mddrc.ddr_command = CFG_MICRON_NOP;
187 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200188 im->mddrc.ddr_command = CFG_MICRON_EM2;
189 im->mddrc.ddr_command = CFG_MICRON_EM3;
190 im->mddrc.ddr_command = CFG_MICRON_EN_DLL;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100191 im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200192 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
193 im->mddrc.ddr_command = CFG_MICRON_RFSH;
194 im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
195 im->mddrc.ddr_command = CFG_MICRON_OCD_DEFAULT;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100196 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
197 im->mddrc.ddr_command = CFG_MICRON_NOP;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200198
199 /* Start MDDRC */
200 im->mddrc.ddr_time_config0 = CFG_MDDRC_TIME_CFG0_RUN;
201 im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG_RUN;
202
203 return msize;
204}
205
York Sunfd7cbfd2008-05-05 10:20:01 -0500206int misc_init_r(void)
207{
208 u8 tmp_val;
209
210 /* Using this for DIU init before the driver in linux takes over
211 * Enable the TFP410 Encoder (I2C address 0x38)
212 */
213
214 i2c_set_bus_num(2);
215 tmp_val = 0xBF;
216 i2c_write(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
217 /* Verify if enabled */
218 tmp_val = 0;
219 i2c_read(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
220 debug("DVI Encoder Read: 0x%02lx\n", tmp_val);
221
222 tmp_val = 0x10;
223 i2c_write(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
224 /* Verify if enabled */
225 tmp_val = 0;
226 i2c_read(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
227 debug("DVI Encoder Read: 0x%02lx\n", tmp_val);
228
229#ifdef CONFIG_FSL_DIU_FB
230#if !(defined(CONFIG_VIDEO) || defined(CONFIG_CFB_CONSOLE))
231 ads5121_diu_init();
232#endif
233#endif
234
235 return 0;
236}
237
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200238int checkboard (void)
239{
240 ushort brd_rev = *(vu_short *) (CFG_CPLD_BASE + 0x00);
241 uchar cpld_rev = *(vu_char *) (CFG_CPLD_BASE + 0x02);
242
243 printf ("Board: ADS5121 rev. 0x%04x (CPLD rev. 0x%02x)\n",
Wolfgang Denk530181f2007-08-02 21:27:46 +0200244 brd_rev, cpld_rev);
Martha Marx44727cb2008-05-29 15:37:21 -0400245 /* initialize function mux & slew rate IO inter alia on IO Pins */
246 iopin_initialize();
John Rigby92d24ac2007-08-24 18:18:43 -0600247
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200248 return 0;
249}
Grzegorz Bernackiaf554d82008-01-08 17:16:15 +0100250
251#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
252void ft_board_setup(void *blob, bd_t *bd)
253{
254 ft_cpu_setup(blob, bd);
255 fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
256}
257#endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */