blob: 130b81d8dcbdeeba9d2c803a0982d3cbbde1bafd [file] [log] [blame]
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +02001/*
2 * (C) Copyright 2007 DENX Software Engineering
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 *
22 */
23
24#include <common.h>
25#include <mpc512x.h>
26#include <asm/bitops.h>
27#include <command.h>
Wolfgang Denk049430f2008-01-13 00:55:47 +010028#include <fdt_support.h>
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020029
30/* Clocks in use */
31#define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
32 CLOCK_SCCR1_LPC_EN | \
33 CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
34 CLOCK_SCCR1_PSCFIFO_EN | \
35 CLOCK_SCCR1_DDR_EN | \
Wolfgang Denk39d03f32008-01-13 23:37:50 +010036 CLOCK_SCCR1_FEC_EN | \
John Rigbyd1228c92008-02-26 09:38:14 -070037 CLOCK_SCCR1_PCI_EN | \
Wolfgang Denk39d03f32008-01-13 23:37:50 +010038 CLOCK_SCCR1_TPR_EN)
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020039
40#define SCCR2_CLOCKS_EN (CLOCK_SCCR2_MEM_EN | \
41 CLOCK_SCCR2_SPDIF_EN | \
York Sunfd7cbfd2008-05-05 10:20:01 -050042 CLOCK_SCCR2_DIU_EN | \
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020043 CLOCK_SCCR2_I2C_EN)
44
45#define CSAW_START(start) ((start) & 0xFFFF0000)
46#define CSAW_STOP(start, size) (((start) + (size) - 1) >> 16)
47
48long int fixed_sdram(void);
49
50int board_early_init_f (void)
51{
52 volatile immap_t *im = (immap_t *) CFG_IMMR;
York Sunfd7cbfd2008-05-05 10:20:01 -050053 u32 lpcaw, tmp32;
York Sunfd7cbfd2008-05-05 10:20:01 -050054 int i;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020055
56 /*
57 * Initialize Local Window for the CPLD registers access (CS2 selects
58 * the CPLD chip)
59 */
60 im->sysconf.lpcs2aw = CSAW_START(CFG_CPLD_BASE) |
61 CSAW_STOP(CFG_CPLD_BASE, CFG_CPLD_SIZE);
62 im->lpc.cs_cfg[2] = CFG_CS2_CFG;
63
64 /*
65 * According to MPC5121e RM, configuring local access windows should
66 * be followed by a dummy read of the config register that was
67 * modified last and an isync
68 */
69 lpcaw = im->sysconf.lpcs2aw;
70 __asm__ __volatile__ ("isync");
71
72 /*
73 * Disable Boot NOR FLASH write protect - CPLD Reg 8 NOR FLASH Control
74 *
75 * Without this the flash identification routine fails, as it needs to issue
76 * write commands in order to establish the device ID.
77 */
78 *((volatile u8 *)(CFG_CPLD_BASE + 0x08)) = 0xC1;
79
80 /*
81 * Enable clocks
82 */
83 im->clk.sccr[0] = SCCR1_CLOCKS_EN;
84 im->clk.sccr[1] = SCCR2_CLOCKS_EN;
85
86 return 0;
87}
88
Becky Brucebd99ae72008-06-09 16:03:40 -050089phys_size_t initdram (int board_type)
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020090{
91 u32 msize = 0;
92
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020093 msize = fixed_sdram ();
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020094
95 return msize;
96}
97
98/*
99 * fixed sdram init -- the board doesn't use memory modules that have serial presence
100 * detect or similar mechanism for discovery of the DRAM settings
101 */
102long int fixed_sdram (void)
103{
104 volatile immap_t *im = (immap_t *) CFG_IMMR;
105 u32 msize = CFG_DDR_SIZE * 1024 * 1024;
106 u32 msize_log2 = __ilog2 (msize);
107 u32 i;
108
109 /* Initialize IO Control */
110 im->io_ctrl.regs[MEM_IDX] = IOCTRL_MUX_DDR;
111
112 /* Initialize DDR Local Window */
113 im->sysconf.ddrlaw.bar = CFG_DDR_BASE & 0xFFFFF000;
114 im->sysconf.ddrlaw.ar = msize_log2 - 1;
115
116 /*
117 * According to MPC5121e RM, configuring local access windows should
118 * be followed by a dummy read of the config register that was
119 * modified last and an isync
Wolfgang Denk530181f2007-08-02 21:27:46 +0200120 */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200121 i = im->sysconf.ddrlaw.ar;
122 __asm__ __volatile__ ("isync");
123
124 /* Enable DDR */
125 im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG_EN;
126
127 /* Initialize DDR Priority Manager */
128 im->mddrc.prioman_config1 = CFG_MDDRCGRP_PM_CFG1;
129 im->mddrc.prioman_config2 = CFG_MDDRCGRP_PM_CFG2;
130 im->mddrc.hiprio_config = CFG_MDDRCGRP_HIPRIO_CFG;
131 im->mddrc.lut_table0_main_upper = CFG_MDDRCGRP_LUT0_MU;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200132 im->mddrc.lut_table0_main_lower = CFG_MDDRCGRP_LUT0_ML;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100133 im->mddrc.lut_table1_main_upper = CFG_MDDRCGRP_LUT1_MU;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200134 im->mddrc.lut_table1_main_lower = CFG_MDDRCGRP_LUT1_ML;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100135 im->mddrc.lut_table2_main_upper = CFG_MDDRCGRP_LUT2_MU;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200136 im->mddrc.lut_table2_main_lower = CFG_MDDRCGRP_LUT2_ML;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100137 im->mddrc.lut_table3_main_upper = CFG_MDDRCGRP_LUT3_MU;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200138 im->mddrc.lut_table3_main_lower = CFG_MDDRCGRP_LUT3_ML;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100139 im->mddrc.lut_table4_main_upper = CFG_MDDRCGRP_LUT4_MU;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200140 im->mddrc.lut_table4_main_lower = CFG_MDDRCGRP_LUT4_ML;
141 im->mddrc.lut_table0_alternate_upper = CFG_MDDRCGRP_LUT0_AU;
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100142 im->mddrc.lut_table0_alternate_lower = CFG_MDDRCGRP_LUT0_AL;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100143 im->mddrc.lut_table1_alternate_upper = CFG_MDDRCGRP_LUT1_AU;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200144 im->mddrc.lut_table1_alternate_lower = CFG_MDDRCGRP_LUT1_AL;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100145 im->mddrc.lut_table2_alternate_upper = CFG_MDDRCGRP_LUT2_AU;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200146 im->mddrc.lut_table2_alternate_lower = CFG_MDDRCGRP_LUT2_AL;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100147 im->mddrc.lut_table3_alternate_upper = CFG_MDDRCGRP_LUT3_AU;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200148 im->mddrc.lut_table3_alternate_lower = CFG_MDDRCGRP_LUT3_AL;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100149 im->mddrc.lut_table4_alternate_upper = CFG_MDDRCGRP_LUT4_AU;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200150 im->mddrc.lut_table4_alternate_lower = CFG_MDDRCGRP_LUT4_AL;
151
152 /* Initialize MDDRC */
153 im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG;
154 im->mddrc.ddr_time_config0 = CFG_MDDRC_TIME_CFG0;
155 im->mddrc.ddr_time_config1 = CFG_MDDRC_TIME_CFG1;
156 im->mddrc.ddr_time_config2 = CFG_MDDRC_TIME_CFG2;
157
158 /* Initialize DDR */
159 for (i = 0; i < 10; i++)
160 im->mddrc.ddr_command = CFG_MICRON_NOP;
161
162 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100163 im->mddrc.ddr_command = CFG_MICRON_NOP;
164 im->mddrc.ddr_command = CFG_MICRON_RFSH;
165 im->mddrc.ddr_command = CFG_MICRON_NOP;
166 im->mddrc.ddr_command = CFG_MICRON_RFSH;
167 im->mddrc.ddr_command = CFG_MICRON_NOP;
168 im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
169 im->mddrc.ddr_command = CFG_MICRON_NOP;
170 im->mddrc.ddr_command = CFG_MICRON_EM2;
171 im->mddrc.ddr_command = CFG_MICRON_NOP;
172 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200173 im->mddrc.ddr_command = CFG_MICRON_EM2;
174 im->mddrc.ddr_command = CFG_MICRON_EM3;
175 im->mddrc.ddr_command = CFG_MICRON_EN_DLL;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100176 im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200177 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
178 im->mddrc.ddr_command = CFG_MICRON_RFSH;
179 im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
180 im->mddrc.ddr_command = CFG_MICRON_OCD_DEFAULT;
Grzegorz Bernacki4a4451e2008-01-28 10:15:02 +0100181 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
182 im->mddrc.ddr_command = CFG_MICRON_NOP;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200183
184 /* Start MDDRC */
185 im->mddrc.ddr_time_config0 = CFG_MDDRC_TIME_CFG0_RUN;
186 im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG_RUN;
187
188 return msize;
189}
190
York Sunfd7cbfd2008-05-05 10:20:01 -0500191int misc_init_r(void)
192{
193 u8 tmp_val;
194
195 /* Using this for DIU init before the driver in linux takes over
196 * Enable the TFP410 Encoder (I2C address 0x38)
197 */
198
199 i2c_set_bus_num(2);
200 tmp_val = 0xBF;
201 i2c_write(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
202 /* Verify if enabled */
203 tmp_val = 0;
204 i2c_read(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
205 debug("DVI Encoder Read: 0x%02lx\n", tmp_val);
206
207 tmp_val = 0x10;
208 i2c_write(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
209 /* Verify if enabled */
210 tmp_val = 0;
211 i2c_read(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
212 debug("DVI Encoder Read: 0x%02lx\n", tmp_val);
213
214#ifdef CONFIG_FSL_DIU_FB
215#if !(defined(CONFIG_VIDEO) || defined(CONFIG_CFB_CONSOLE))
216 ads5121_diu_init();
217#endif
218#endif
219
220 return 0;
221}
222
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200223int checkboard (void)
224{
225 ushort brd_rev = *(vu_short *) (CFG_CPLD_BASE + 0x00);
226 uchar cpld_rev = *(vu_char *) (CFG_CPLD_BASE + 0x02);
227
228 printf ("Board: ADS5121 rev. 0x%04x (CPLD rev. 0x%02x)\n",
Wolfgang Denk530181f2007-08-02 21:27:46 +0200229 brd_rev, cpld_rev);
Martha Marx44727cb2008-05-29 15:37:21 -0400230 /* initialize function mux & slew rate IO inter alia on IO Pins */
231 iopin_initialize();
John Rigby92d24ac2007-08-24 18:18:43 -0600232
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200233 return 0;
234}
Grzegorz Bernackiaf554d82008-01-08 17:16:15 +0100235
236#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
237void ft_board_setup(void *blob, bd_t *bd)
238{
239 ft_cpu_setup(blob, bd);
240 fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
241}
242#endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */