blob: 1582c220679dd8797c1407858eff94b53ecdc0a8 [file] [log] [blame]
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +02001/*
2 * (C) Copyright 2007 DENX Software Engineering
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 *
22 */
23
24#include <common.h>
25#include <mpc512x.h>
26#include <asm/bitops.h>
27#include <command.h>
Wolfgang Denk049430f2008-01-13 00:55:47 +010028#include <fdt_support.h>
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020029
30/* Clocks in use */
31#define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
32 CLOCK_SCCR1_LPC_EN | \
33 CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
34 CLOCK_SCCR1_PSCFIFO_EN | \
35 CLOCK_SCCR1_DDR_EN | \
Wolfgang Denk39d03f32008-01-13 23:37:50 +010036 CLOCK_SCCR1_FEC_EN | \
37 CLOCK_SCCR1_TPR_EN)
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020038
39#define SCCR2_CLOCKS_EN (CLOCK_SCCR2_MEM_EN | \
40 CLOCK_SCCR2_SPDIF_EN | \
41 CLOCK_SCCR2_I2C_EN)
42
43#define CSAW_START(start) ((start) & 0xFFFF0000)
44#define CSAW_STOP(start, size) (((start) + (size) - 1) >> 16)
45
46long int fixed_sdram(void);
47
48int board_early_init_f (void)
49{
50 volatile immap_t *im = (immap_t *) CFG_IMMR;
51 u32 lpcaw;
52
53 /*
54 * Initialize Local Window for the CPLD registers access (CS2 selects
55 * the CPLD chip)
56 */
57 im->sysconf.lpcs2aw = CSAW_START(CFG_CPLD_BASE) |
58 CSAW_STOP(CFG_CPLD_BASE, CFG_CPLD_SIZE);
59 im->lpc.cs_cfg[2] = CFG_CS2_CFG;
60
61 /*
62 * According to MPC5121e RM, configuring local access windows should
63 * be followed by a dummy read of the config register that was
64 * modified last and an isync
65 */
66 lpcaw = im->sysconf.lpcs2aw;
67 __asm__ __volatile__ ("isync");
68
69 /*
70 * Disable Boot NOR FLASH write protect - CPLD Reg 8 NOR FLASH Control
71 *
72 * Without this the flash identification routine fails, as it needs to issue
73 * write commands in order to establish the device ID.
74 */
75 *((volatile u8 *)(CFG_CPLD_BASE + 0x08)) = 0xC1;
76
77 /*
78 * Enable clocks
79 */
80 im->clk.sccr[0] = SCCR1_CLOCKS_EN;
81 im->clk.sccr[1] = SCCR2_CLOCKS_EN;
82
83 return 0;
84}
85
86long int initdram (int board_type)
87{
88 u32 msize = 0;
89
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020090 msize = fixed_sdram ();
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +020091
92 return msize;
93}
94
95/*
96 * fixed sdram init -- the board doesn't use memory modules that have serial presence
97 * detect or similar mechanism for discovery of the DRAM settings
98 */
99long int fixed_sdram (void)
100{
101 volatile immap_t *im = (immap_t *) CFG_IMMR;
102 u32 msize = CFG_DDR_SIZE * 1024 * 1024;
103 u32 msize_log2 = __ilog2 (msize);
104 u32 i;
105
106 /* Initialize IO Control */
107 im->io_ctrl.regs[MEM_IDX] = IOCTRL_MUX_DDR;
108
109 /* Initialize DDR Local Window */
110 im->sysconf.ddrlaw.bar = CFG_DDR_BASE & 0xFFFFF000;
111 im->sysconf.ddrlaw.ar = msize_log2 - 1;
112
113 /*
114 * According to MPC5121e RM, configuring local access windows should
115 * be followed by a dummy read of the config register that was
116 * modified last and an isync
Wolfgang Denk530181f2007-08-02 21:27:46 +0200117 */
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200118 i = im->sysconf.ddrlaw.ar;
119 __asm__ __volatile__ ("isync");
120
121 /* Enable DDR */
122 im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG_EN;
123
124 /* Initialize DDR Priority Manager */
125 im->mddrc.prioman_config1 = CFG_MDDRCGRP_PM_CFG1;
126 im->mddrc.prioman_config2 = CFG_MDDRCGRP_PM_CFG2;
127 im->mddrc.hiprio_config = CFG_MDDRCGRP_HIPRIO_CFG;
128 im->mddrc.lut_table0_main_upper = CFG_MDDRCGRP_LUT0_MU;
129 im->mddrc.lut_table1_main_upper = CFG_MDDRCGRP_LUT1_MU;
130 im->mddrc.lut_table2_main_upper = CFG_MDDRCGRP_LUT2_MU;
131 im->mddrc.lut_table3_main_upper = CFG_MDDRCGRP_LUT3_MU;
132 im->mddrc.lut_table4_main_upper = CFG_MDDRCGRP_LUT4_MU;
133 im->mddrc.lut_table0_main_lower = CFG_MDDRCGRP_LUT0_ML;
134 im->mddrc.lut_table1_main_lower = CFG_MDDRCGRP_LUT1_ML;
135 im->mddrc.lut_table2_main_lower = CFG_MDDRCGRP_LUT2_ML;
136 im->mddrc.lut_table3_main_lower = CFG_MDDRCGRP_LUT3_ML;
137 im->mddrc.lut_table4_main_lower = CFG_MDDRCGRP_LUT4_ML;
138 im->mddrc.lut_table0_alternate_upper = CFG_MDDRCGRP_LUT0_AU;
139 im->mddrc.lut_table1_alternate_upper = CFG_MDDRCGRP_LUT1_AU;
140 im->mddrc.lut_table2_alternate_upper = CFG_MDDRCGRP_LUT2_AU;
141 im->mddrc.lut_table3_alternate_upper = CFG_MDDRCGRP_LUT3_AU;
142 im->mddrc.lut_table4_alternate_upper = CFG_MDDRCGRP_LUT4_AU;
Wolfgang Denk39d03f32008-01-13 23:37:50 +0100143 im->mddrc.lut_table0_alternate_lower = CFG_MDDRCGRP_LUT0_AL;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200144 im->mddrc.lut_table1_alternate_lower = CFG_MDDRCGRP_LUT1_AL;
145 im->mddrc.lut_table2_alternate_lower = CFG_MDDRCGRP_LUT2_AL;
146 im->mddrc.lut_table3_alternate_lower = CFG_MDDRCGRP_LUT3_AL;
147 im->mddrc.lut_table4_alternate_lower = CFG_MDDRCGRP_LUT4_AL;
148
149 /* Initialize MDDRC */
150 im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG;
151 im->mddrc.ddr_time_config0 = CFG_MDDRC_TIME_CFG0;
152 im->mddrc.ddr_time_config1 = CFG_MDDRC_TIME_CFG1;
153 im->mddrc.ddr_time_config2 = CFG_MDDRC_TIME_CFG2;
154
155 /* Initialize DDR */
156 for (i = 0; i < 10; i++)
157 im->mddrc.ddr_command = CFG_MICRON_NOP;
158
159 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
160 im->mddrc.ddr_command = CFG_MICRON_EM2;
161 im->mddrc.ddr_command = CFG_MICRON_EM3;
162 im->mddrc.ddr_command = CFG_MICRON_EN_DLL;
163 im->mddrc.ddr_command = CFG_MICRON_RST_DLL;
164 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
165 im->mddrc.ddr_command = CFG_MICRON_RFSH;
166 im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
167 im->mddrc.ddr_command = CFG_MICRON_OCD_DEFAULT;
168 im->mddrc.ddr_command = CFG_MICRON_OCD_EXIT;
169
170 for (i = 0; i < 10; i++)
171 im->mddrc.ddr_command = CFG_MICRON_NOP;
172
173 /* Start MDDRC */
174 im->mddrc.ddr_time_config0 = CFG_MDDRC_TIME_CFG0_RUN;
175 im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG_RUN;
176
177 return msize;
178}
179
180int checkboard (void)
181{
182 ushort brd_rev = *(vu_short *) (CFG_CPLD_BASE + 0x00);
183 uchar cpld_rev = *(vu_char *) (CFG_CPLD_BASE + 0x02);
John Rigby92d24ac2007-08-24 18:18:43 -0600184 volatile immap_t *im = (immap_t *) CFG_IMMR;
185 volatile unsigned long *reg;
186 int i;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200187
188 printf ("Board: ADS5121 rev. 0x%04x (CPLD rev. 0x%02x)\n",
Wolfgang Denk530181f2007-08-02 21:27:46 +0200189 brd_rev, cpld_rev);
John Rigby92d24ac2007-08-24 18:18:43 -0600190
191 /* change the slew rate on all pata pins to max */
192 reg = (unsigned long *) &(im->io_ctrl.regs[PATA_CE1_IDX]);
193 for (i = 0; i < 9; i++)
194 reg[i] |= 0x00000003;
Rafal Jaworowskid3a02c32007-07-27 14:43:59 +0200195 return 0;
196}
Grzegorz Bernackiaf554d82008-01-08 17:16:15 +0100197
198#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
199void ft_board_setup(void *blob, bd_t *bd)
200{
201 ft_cpu_setup(blob, bd);
202 fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
203}
204#endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */