blob: 7aaf4bff851ff073eef09c144772523e4e137b66 [file] [log] [blame]
Sergey Kubushyne8f39122007-08-10 20:26:18 +02001/*
2 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
3 *
4 * Based on:
5 *
6 * -------------------------------------------------------------------------
7 *
8 * linux/include/asm-arm/arch-davinci/hardware.h
9 *
10 * Copyright (C) 2006 Texas Instruments.
11 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020012 * SPDX-License-Identifier: GPL-2.0+
Sergey Kubushyne8f39122007-08-10 20:26:18 +020013 */
14#ifndef __ASM_ARCH_HARDWARE_H
15#define __ASM_ARCH_HARDWARE_H
16
17#include <config.h>
18#include <asm/sizes.h>
19
20#define REG(addr) (*(volatile unsigned int *)(addr))
21#define REG_P(addr) ((volatile unsigned int *)(addr))
22
23typedef volatile unsigned int dv_reg;
24typedef volatile unsigned int * dv_reg_p;
25
26/*
27 * Base register addresses
David Brownell6f7e6392009-05-15 23:44:09 +020028 *
29 * NOTE: some of these DM6446-specific addresses DO NOT WORK
30 * on other DaVinci chips. Double check them before you try
31 * using the addresses ... or PSC module identifiers, etc.
Sergey Kubushyne8f39122007-08-10 20:26:18 +020032 */
Nick Thompson4c1e5092009-11-12 11:06:08 -050033#ifndef CONFIG_SOC_DA8XX
34
Sergey Kubushyne8f39122007-08-10 20:26:18 +020035#define DAVINCI_DMA_3PCC_BASE (0x01c00000)
36#define DAVINCI_DMA_3PTC0_BASE (0x01c10000)
37#define DAVINCI_DMA_3PTC1_BASE (0x01c10400)
38#define DAVINCI_UART0_BASE (0x01c20000)
39#define DAVINCI_UART1_BASE (0x01c20400)
Heiko Schocherf1084d62011-11-01 20:00:31 +000040#define DAVINCI_TIMER3_BASE (0x01c20800)
Sergey Kubushyne8f39122007-08-10 20:26:18 +020041#define DAVINCI_I2C_BASE (0x01c21000)
42#define DAVINCI_TIMER0_BASE (0x01c21400)
43#define DAVINCI_TIMER1_BASE (0x01c21800)
44#define DAVINCI_WDOG_BASE (0x01c21c00)
45#define DAVINCI_PWM0_BASE (0x01c22000)
46#define DAVINCI_PWM1_BASE (0x01c22400)
47#define DAVINCI_PWM2_BASE (0x01c22800)
Heiko Schocherf1084d62011-11-01 20:00:31 +000048#define DAVINCI_TIMER4_BASE (0x01c23800)
Sergey Kubushyne8f39122007-08-10 20:26:18 +020049#define DAVINCI_SYSTEM_MODULE_BASE (0x01c40000)
50#define DAVINCI_PLL_CNTRL0_BASE (0x01c40800)
51#define DAVINCI_PLL_CNTRL1_BASE (0x01c40c00)
52#define DAVINCI_PWR_SLEEP_CNTRL_BASE (0x01c41000)
Sergey Kubushyne8f39122007-08-10 20:26:18 +020053#define DAVINCI_ARM_INTC_BASE (0x01c48000)
Sergey Kubushyne8f39122007-08-10 20:26:18 +020054#define DAVINCI_USB_OTG_BASE (0x01c64000)
55#define DAVINCI_CFC_ATA_BASE (0x01c66000)
56#define DAVINCI_SPI_BASE (0x01c66800)
57#define DAVINCI_GPIO_BASE (0x01c67000)
Sergey Kubushyne8f39122007-08-10 20:26:18 +020058#define DAVINCI_VPSS_REGS_BASE (0x01c70000)
Sandeep Paulraj766dd332009-10-13 12:32:32 -040059#if !defined(CONFIG_SOC_DM646X)
Sergey Kubushyne8f39122007-08-10 20:26:18 +020060#define DAVINCI_ASYNC_EMIF_DATA_CE0_BASE (0x02000000)
61#define DAVINCI_ASYNC_EMIF_DATA_CE1_BASE (0x04000000)
62#define DAVINCI_ASYNC_EMIF_DATA_CE2_BASE (0x06000000)
63#define DAVINCI_ASYNC_EMIF_DATA_CE3_BASE (0x08000000)
Sandeep Paulraj766dd332009-10-13 12:32:32 -040064#endif
s-paulraj@ti.com5bcea062009-05-15 23:48:36 +020065#define DAVINCI_DDR_BASE (0x80000000)
David Brownell6f7e6392009-05-15 23:44:09 +020066
67#ifdef CONFIG_SOC_DM644X
68#define DAVINCI_UART2_BASE 0x01c20800
69#define DAVINCI_UHPI_BASE 0x01c67800
70#define DAVINCI_EMAC_CNTRL_REGS_BASE 0x01c80000
71#define DAVINCI_EMAC_WRAPPER_CNTRL_REGS_BASE 0x01c81000
72#define DAVINCI_EMAC_WRAPPER_RAM_BASE 0x01c82000
73#define DAVINCI_MDIO_CNTRL_REGS_BASE 0x01c84000
74#define DAVINCI_IMCOP_BASE 0x01cc0000
75#define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x01e00000
76#define DAVINCI_VLYNQ_BASE 0x01e01000
77#define DAVINCI_ASP_BASE 0x01e02000
78#define DAVINCI_MMC_SD_BASE 0x01e10000
79#define DAVINCI_MS_BASE 0x01e20000
80#define DAVINCI_VLYNQ_REMOTE_BASE 0x0c000000
81
82#elif defined(CONFIG_SOC_DM355)
83#define DAVINCI_MMC_SD1_BASE 0x01e00000
84#define DAVINCI_ASP0_BASE 0x01e02000
85#define DAVINCI_ASP1_BASE 0x01e04000
86#define DAVINCI_UART2_BASE 0x01e06000
87#define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x01e10000
88#define DAVINCI_MMC_SD0_BASE 0x01e11000
89
s-paulraj@ti.com5bcea062009-05-15 23:48:36 +020090#elif defined(CONFIG_SOC_DM365)
91#define DAVINCI_MMC_SD1_BASE 0x01d00000
92#define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x01d10000
93#define DAVINCI_MMC_SD0_BASE 0x01d11000
Heiko Schocherf1084d62011-11-01 20:00:31 +000094#define DAVINCI_DDR_EMIF_CTRL_BASE 0x20000000
Heiko Schocher109f5482011-11-01 20:00:34 +000095#define DAVINCI_SPI0_BASE 0x01c66000
96#define DAVINCI_SPI1_BASE 0x01c66800
s-paulraj@ti.com5bcea062009-05-15 23:48:36 +020097
Sandeep Paulrajb7a6b432009-09-08 11:37:39 -040098#elif defined(CONFIG_SOC_DM646X)
99#define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x20008000
100#define DAVINCI_ASYNC_EMIF_DATA_CE0_BASE 0x42000000
101#define DAVINCI_ASYNC_EMIF_DATA_CE1_BASE 0x44000000
102#define DAVINCI_ASYNC_EMIF_DATA_CE2_BASE 0x46000000
103#define DAVINCI_ASYNC_EMIF_DATA_CE3_BASE 0x48000000
104
David Brownell6f7e6392009-05-15 23:44:09 +0200105#endif
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200106
Nick Thompson4c1e5092009-11-12 11:06:08 -0500107#else /* CONFIG_SOC_DA8XX */
108
109#define DAVINCI_UART0_BASE 0x01c42000
110#define DAVINCI_UART1_BASE 0x01d0c000
111#define DAVINCI_UART2_BASE 0x01d0d000
112#define DAVINCI_I2C0_BASE 0x01c22000
113#define DAVINCI_I2C1_BASE 0x01e28000
114#define DAVINCI_TIMER0_BASE 0x01c20000
115#define DAVINCI_TIMER1_BASE 0x01c21000
116#define DAVINCI_WDOG_BASE 0x01c21000
Heiko Schocher20409912011-09-14 19:48:22 +0000117#define DAVINCI_RTC_BASE 0x01c23000
Nick Thompson4c1e5092009-11-12 11:06:08 -0500118#define DAVINCI_PLL_CNTRL0_BASE 0x01c11000
Sudhakar Rajashekhara0a7fbec2011-09-03 22:18:04 -0400119#define DAVINCI_PLL_CNTRL1_BASE 0x01e1a000
Nick Thompson4c1e5092009-11-12 11:06:08 -0500120#define DAVINCI_PSC0_BASE 0x01c10000
121#define DAVINCI_PSC1_BASE 0x01e27000
122#define DAVINCI_SPI0_BASE 0x01c41000
123#define DAVINCI_USB_OTG_BASE 0x01e00000
Stefano Babicfc850ab2010-11-11 15:38:02 +0100124#define DAVINCI_SPI1_BASE (cpu_is_da830() ? \
125 0x01e12000 : 0x01f0e000)
Nick Thompson4c1e5092009-11-12 11:06:08 -0500126#define DAVINCI_GPIO_BASE 0x01e26000
127#define DAVINCI_EMAC_CNTRL_REGS_BASE 0x01e23000
128#define DAVINCI_EMAC_WRAPPER_CNTRL_REGS_BASE 0x01e22000
129#define DAVINCI_EMAC_WRAPPER_RAM_BASE 0x01e20000
130#define DAVINCI_MDIO_CNTRL_REGS_BASE 0x01e24000
Heiko Schochera9c49092011-09-14 19:59:33 +0000131#define DAVINCI_SYSCFG1_BASE 0x01e2c000
Laurence Withers85173762011-07-18 09:53:17 -0400132#define DAVINCI_MMC_SD0_BASE 0x01c40000
133#define DAVINCI_MMC_SD1_BASE 0x01e1b000
Heiko Schocher4b8ccec2011-09-14 19:44:01 +0000134#define DAVINCI_TIMER2_BASE 0x01f0c000
135#define DAVINCI_TIMER3_BASE 0x01f0d000
Nick Thompson4c1e5092009-11-12 11:06:08 -0500136#define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x68000000
137#define DAVINCI_ASYNC_EMIF_DATA_CE0_BASE 0x40000000
138#define DAVINCI_ASYNC_EMIF_DATA_CE2_BASE 0x60000000
139#define DAVINCI_ASYNC_EMIF_DATA_CE3_BASE 0x62000000
140#define DAVINCI_ASYNC_EMIF_DATA_CE4_BASE 0x64000000
141#define DAVINCI_ASYNC_EMIF_DATA_CE5_BASE 0x66000000
142#define DAVINCI_DDR_EMIF_CTRL_BASE 0xb0000000
143#define DAVINCI_DDR_EMIF_DATA_BASE 0xc0000000
144#define DAVINCI_INTC_BASE 0xfffee000
145#define DAVINCI_BOOTCFG_BASE 0x01c14000
Stefano Babic21ad8af2011-10-04 23:43:35 +0000146#define DAVINCI_LCD_CNTL_BASE 0x01e13000
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -0400147#define DAVINCI_L3CBARAM_BASE 0x80000000
Sudhakar Rajashekhara7bf91d72010-11-11 15:38:01 +0100148#define JTAG_ID_REG (DAVINCI_BOOTCFG_BASE + 0x18)
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -0400149#define CHIP_REV_ID_REG (DAVINCI_BOOTCFG_BASE + 0x24)
150#define HOST1CFG (DAVINCI_BOOTCFG_BASE + 0x44)
151#define PSC0_MDCTL (DAVINCI_PSC0_BASE + 0xa00)
Nick Thompson4c1e5092009-11-12 11:06:08 -0500152
Nagabhushana Netagunte63e201f2011-09-03 22:21:04 -0400153#define GPIO_BANK0_REG_DIR_ADDR (DAVINCI_GPIO_BASE + 0x10)
154#define GPIO_BANK0_REG_OPDATA_ADDR (DAVINCI_GPIO_BASE + 0x14)
155#define GPIO_BANK0_REG_SET_ADDR (DAVINCI_GPIO_BASE + 0x18)
156#define GPIO_BANK0_REG_CLR_ADDR (DAVINCI_GPIO_BASE + 0x1c)
Sudhakar Rajashekhara5851e122010-11-18 09:59:37 -0500157#define GPIO_BANK2_REG_DIR_ADDR (DAVINCI_GPIO_BASE + 0x38)
158#define GPIO_BANK2_REG_OPDATA_ADDR (DAVINCI_GPIO_BASE + 0x3c)
159#define GPIO_BANK2_REG_SET_ADDR (DAVINCI_GPIO_BASE + 0x40)
160#define GPIO_BANK2_REG_CLR_ADDR (DAVINCI_GPIO_BASE + 0x44)
Bastian Ruppert84aa0802011-10-04 23:43:29 +0000161#define GPIO_BANK6_REG_DIR_ADDR (DAVINCI_GPIO_BASE + 0x88)
162#define GPIO_BANK6_REG_OPDATA_ADDR (DAVINCI_GPIO_BASE + 0x8c)
163#define GPIO_BANK6_REG_SET_ADDR (DAVINCI_GPIO_BASE + 0x90)
164#define GPIO_BANK6_REG_CLR_ADDR (DAVINCI_GPIO_BASE + 0x94)
Nick Thompson4c1e5092009-11-12 11:06:08 -0500165#endif /* CONFIG_SOC_DA8XX */
166
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200167/* Power and Sleep Controller (PSC) Domains */
168#define DAVINCI_GPSC_ARMDOMAIN 0
169#define DAVINCI_GPSC_DSPDOMAIN 1
170
Nick Thompson4c1e5092009-11-12 11:06:08 -0500171#ifndef CONFIG_SOC_DA8XX
172
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200173#define DAVINCI_LPSC_VPSSMSTR 0
174#define DAVINCI_LPSC_VPSSSLV 1
175#define DAVINCI_LPSC_TPCC 2
176#define DAVINCI_LPSC_TPTC0 3
177#define DAVINCI_LPSC_TPTC1 4
178#define DAVINCI_LPSC_EMAC 5
179#define DAVINCI_LPSC_EMAC_WRAPPER 6
180#define DAVINCI_LPSC_MDIO 7
181#define DAVINCI_LPSC_IEEE1394 8
182#define DAVINCI_LPSC_USB 9
183#define DAVINCI_LPSC_ATA 10
184#define DAVINCI_LPSC_VLYNQ 11
185#define DAVINCI_LPSC_UHPI 12
186#define DAVINCI_LPSC_DDR_EMIF 13
187#define DAVINCI_LPSC_AEMIF 14
188#define DAVINCI_LPSC_MMC_SD 15
189#define DAVINCI_LPSC_MEMSTICK 16
190#define DAVINCI_LPSC_McBSP 17
191#define DAVINCI_LPSC_I2C 18
192#define DAVINCI_LPSC_UART0 19
193#define DAVINCI_LPSC_UART1 20
194#define DAVINCI_LPSC_UART2 21
195#define DAVINCI_LPSC_SPI 22
196#define DAVINCI_LPSC_PWM0 23
197#define DAVINCI_LPSC_PWM1 24
198#define DAVINCI_LPSC_PWM2 25
199#define DAVINCI_LPSC_GPIO 26
200#define DAVINCI_LPSC_TIMER0 27
201#define DAVINCI_LPSC_TIMER1 28
202#define DAVINCI_LPSC_TIMER2 29
203#define DAVINCI_LPSC_SYSTEM_SUBSYS 30
204#define DAVINCI_LPSC_ARM 31
205#define DAVINCI_LPSC_SCR2 32
206#define DAVINCI_LPSC_SCR3 33
207#define DAVINCI_LPSC_SCR4 34
208#define DAVINCI_LPSC_CROSSBAR 35
209#define DAVINCI_LPSC_CFG27 36
210#define DAVINCI_LPSC_CFG3 37
211#define DAVINCI_LPSC_CFG5 38
212#define DAVINCI_LPSC_GEM 39
213#define DAVINCI_LPSC_IMCOP 40
Heiko Schocher34061e82011-11-15 10:00:02 -0500214#define DAVINCI_LPSC_VPSSMASTER 47
215#define DAVINCI_LPSC_MJCP 50
216#define DAVINCI_LPSC_HDVICP 51
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200217
Sandeep Paulrajb7a6b432009-09-08 11:37:39 -0400218#define DAVINCI_DM646X_LPSC_EMAC 14
219#define DAVINCI_DM646X_LPSC_UART0 26
220#define DAVINCI_DM646X_LPSC_I2C 31
Sandeep Paulraj0f450952010-12-28 17:38:22 -0500221#define DAVINCI_DM646X_LPSC_TIMER0 34
Sandeep Paulrajb7a6b432009-09-08 11:37:39 -0400222
Nick Thompson4c1e5092009-11-12 11:06:08 -0500223#else /* CONFIG_SOC_DA8XX */
224
Laurence Withersb7ad1252011-07-18 09:53:19 -0400225#define DAVINCI_LPSC_TPCC 0
226#define DAVINCI_LPSC_TPTC0 1
227#define DAVINCI_LPSC_TPTC1 2
228#define DAVINCI_LPSC_AEMIF 3
229#define DAVINCI_LPSC_SPI0 4
230#define DAVINCI_LPSC_MMC_SD 5
231#define DAVINCI_LPSC_AINTC 6
232#define DAVINCI_LPSC_ARM_RAM_ROM 7
233#define DAVINCI_LPSC_SECCTL_KEYMGR 8
234#define DAVINCI_LPSC_UART0 9
235#define DAVINCI_LPSC_SCR0 10
236#define DAVINCI_LPSC_SCR1 11
237#define DAVINCI_LPSC_SCR2 12
238#define DAVINCI_LPSC_DMAX 13
239#define DAVINCI_LPSC_ARM 14
240#define DAVINCI_LPSC_GEM 15
241
242/* for LPSCs in PSC1, offset from 32 for differentiation */
243#define DAVINCI_LPSC_PSC1_BASE 32
Laurence Withers5871d342011-07-18 09:53:23 -0400244#define DAVINCI_LPSC_USB20 (DAVINCI_LPSC_PSC1_BASE + 1)
245#define DAVINCI_LPSC_USB11 (DAVINCI_LPSC_PSC1_BASE + 2)
Laurence Withersb7ad1252011-07-18 09:53:19 -0400246#define DAVINCI_LPSC_GPIO (DAVINCI_LPSC_PSC1_BASE + 3)
247#define DAVINCI_LPSC_UHPI (DAVINCI_LPSC_PSC1_BASE + 4)
248#define DAVINCI_LPSC_EMAC (DAVINCI_LPSC_PSC1_BASE + 5)
249#define DAVINCI_LPSC_DDR_EMIF (DAVINCI_LPSC_PSC1_BASE + 6)
250#define DAVINCI_LPSC_McASP0 (DAVINCI_LPSC_PSC1_BASE + 7)
Laurence Withersb7ad1252011-07-18 09:53:19 -0400251#define DAVINCI_LPSC_SPI1 (DAVINCI_LPSC_PSC1_BASE + 10)
252#define DAVINCI_LPSC_I2C1 (DAVINCI_LPSC_PSC1_BASE + 11)
253#define DAVINCI_LPSC_UART1 (DAVINCI_LPSC_PSC1_BASE + 12)
254#define DAVINCI_LPSC_UART2 (DAVINCI_LPSC_PSC1_BASE + 13)
Laurence Withers5871d342011-07-18 09:53:23 -0400255#define DAVINCI_LPSC_LCDC (DAVINCI_LPSC_PSC1_BASE + 16)
256#define DAVINCI_LPSC_ePWM (DAVINCI_LPSC_PSC1_BASE + 17)
Heiko Schocher3fcb59e2011-09-27 19:40:41 +0000257#define DAVINCI_LPSC_MMCSD1 (DAVINCI_LPSC_PSC1_BASE + 18)
Laurence Withers5871d342011-07-18 09:53:23 -0400258#define DAVINCI_LPSC_eCAP (DAVINCI_LPSC_PSC1_BASE + 20)
259#define DAVINCI_LPSC_L3_CBA_RAM (DAVINCI_LPSC_PSC1_BASE + 31)
260
261/* DA830-specific peripherals */
262#define DAVINCI_LPSC_McASP1 (DAVINCI_LPSC_PSC1_BASE + 8)
263#define DAVINCI_LPSC_McASP2 (DAVINCI_LPSC_PSC1_BASE + 9)
264#define DAVINCI_LPSC_eQEP (DAVINCI_LPSC_PSC1_BASE + 21)
265#define DAVINCI_LPSC_SCR8 (DAVINCI_LPSC_PSC1_BASE + 24)
266#define DAVINCI_LPSC_SCR7 (DAVINCI_LPSC_PSC1_BASE + 25)
267#define DAVINCI_LPSC_SCR12 (DAVINCI_LPSC_PSC1_BASE + 26)
268
269/* DA850-specific peripherals */
270#define DAVINCI_LPSC_TPCC1 (DAVINCI_LPSC_PSC1_BASE + 0)
271#define DAVINCI_LPSC_SATA (DAVINCI_LPSC_PSC1_BASE + 8)
272#define DAVINCI_LPSC_VPIF (DAVINCI_LPSC_PSC1_BASE + 9)
273#define DAVINCI_LPSC_McBSP0 (DAVINCI_LPSC_PSC1_BASE + 14)
274#define DAVINCI_LPSC_McBSP1 (DAVINCI_LPSC_PSC1_BASE + 15)
275#define DAVINCI_LPSC_MMC_SD1 (DAVINCI_LPSC_PSC1_BASE + 18)
276#define DAVINCI_LPSC_uPP (DAVINCI_LPSC_PSC1_BASE + 19)
277#define DAVINCI_LPSC_TPTC2 (DAVINCI_LPSC_PSC1_BASE + 21)
278#define DAVINCI_LPSC_SCR_F0 (DAVINCI_LPSC_PSC1_BASE + 24)
279#define DAVINCI_LPSC_SCR_F1 (DAVINCI_LPSC_PSC1_BASE + 25)
280#define DAVINCI_LPSC_SCR_F2 (DAVINCI_LPSC_PSC1_BASE + 26)
281#define DAVINCI_LPSC_SCR_F6 (DAVINCI_LPSC_PSC1_BASE + 27)
282#define DAVINCI_LPSC_SCR_F7 (DAVINCI_LPSC_PSC1_BASE + 28)
283#define DAVINCI_LPSC_SCR_F8 (DAVINCI_LPSC_PSC1_BASE + 29)
284#define DAVINCI_LPSC_BR_F7 (DAVINCI_LPSC_PSC1_BASE + 30)
Nick Thompson4c1e5092009-11-12 11:06:08 -0500285
286#endif /* CONFIG_SOC_DA8XX */
287
David Brownell3e030292009-05-15 23:44:06 +0200288void lpsc_on(unsigned int id);
Christian Riescha4cd16f2011-10-12 21:26:43 +0000289void lpsc_syncreset(unsigned int id);
Sughosh Ganu282e2af2012-08-09 10:45:20 +0000290void lpsc_disable(unsigned int id);
David Brownell3e030292009-05-15 23:44:06 +0200291void dsp_on(void);
292
293void davinci_enable_uart0(void);
294void davinci_enable_emac(void);
295void davinci_enable_i2c(void);
296void davinci_errata_workarounds(void);
297
Nick Thompson4c1e5092009-11-12 11:06:08 -0500298#ifndef CONFIG_SOC_DA8XX
299
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200300/* Some PSC defines */
301#define PSC_CHP_SHRTSW (0x01c40038)
302#define PSC_GBLCTL (0x01c41010)
303#define PSC_EPCPR (0x01c41070)
304#define PSC_EPCCR (0x01c41078)
305#define PSC_PTCMD (0x01c41120)
306#define PSC_PTSTAT (0x01c41128)
307#define PSC_PDSTAT (0x01c41200)
308#define PSC_PDSTAT1 (0x01c41204)
309#define PSC_PDCTL (0x01c41300)
310#define PSC_PDCTL1 (0x01c41304)
311
312#define PSC_MDCTL_BASE (0x01c41a00)
313#define PSC_MDSTAT_BASE (0x01c41800)
314
315#define VDD3P3V_PWDN (0x01c40048)
316#define UART0_PWREMU_MGMT (0x01c20030)
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200317
318#define PSC_SILVER_BULLET (0x01c41a20)
319
Nick Thompson4c1e5092009-11-12 11:06:08 -0500320#else /* CONFIG_SOC_DA8XX */
321
Heiko Schochereed7ac52011-09-14 19:59:34 +0000322#define PSC_ENABLE 0x3
323#define PSC_DISABLE 0x2
324#define PSC_SYNCRESET 0x1
325#define PSC_SWRSTDISABLE 0x0
326
Nick Thompson4c1e5092009-11-12 11:06:08 -0500327#define PSC_PSC0_MODULE_ID_CNT 16
328#define PSC_PSC1_MODULE_ID_CNT 32
329
Eric Benard3c3dc792013-04-22 05:54:59 +0000330#define UART0_PWREMU_MGMT (0x01c42030)
331
Nick Thompson4c1e5092009-11-12 11:06:08 -0500332struct davinci_psc_regs {
333 dv_reg revid;
334 dv_reg rsvd0[71];
335 dv_reg ptcmd;
336 dv_reg rsvd1;
337 dv_reg ptstat;
338 dv_reg rsvd2[437];
339 union {
340 struct {
341 dv_reg mdstat[PSC_PSC0_MODULE_ID_CNT];
342 dv_reg rsvd3[112];
343 dv_reg mdctl[PSC_PSC0_MODULE_ID_CNT];
344 } psc0;
345 struct {
346 dv_reg mdstat[PSC_PSC1_MODULE_ID_CNT];
347 dv_reg rsvd3[96];
348 dv_reg mdctl[PSC_PSC1_MODULE_ID_CNT];
349 } psc1;
350 };
351};
352
353#define davinci_psc0_regs ((struct davinci_psc_regs *)DAVINCI_PSC0_BASE)
354#define davinci_psc1_regs ((struct davinci_psc_regs *)DAVINCI_PSC1_BASE)
355
356#endif /* CONFIG_SOC_DA8XX */
357
Sergei Shtylyov617ee0b2011-09-23 04:29:15 +0000358#define PSC_MDSTAT_STATE 0x3f
Christian Riescha4cd16f2011-10-12 21:26:43 +0000359#define PSC_MDCTL_NEXT 0x07
Sergei Shtylyov617ee0b2011-09-23 04:29:15 +0000360
Nick Thompson4c1e5092009-11-12 11:06:08 -0500361#ifndef CONFIG_SOC_DA8XX
362
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200363/* Miscellania... */
364#define VBPR (0x20000020)
David Brownell6f7e6392009-05-15 23:44:09 +0200365
366/* NOTE: system control modules are *highly* chip-specific, both
367 * as to register content (e.g. for muxing) and which registers exist.
368 */
369#define PINMUX0 0x01c40000
370#define PINMUX1 0x01c40004
371#define PINMUX2 0x01c40008
372#define PINMUX3 0x01c4000c
373#define PINMUX4 0x01c40010
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200374
Heiko Schocher34061e82011-11-15 10:00:02 -0500375struct davinci_uart_ctrl_regs {
376 dv_reg revid1;
377 dv_reg res;
378 dv_reg pwremu_mgmt;
379 dv_reg mdr;
380};
381
382#define DAVINCI_UART_CTRL_BASE 0x28
383
384/* UART PWREMU_MGMT definitions */
385#define DAVINCI_UART_PWREMU_MGMT_FREE (1 << 0)
386#define DAVINCI_UART_PWREMU_MGMT_URRST (1 << 13)
387#define DAVINCI_UART_PWREMU_MGMT_UTRST (1 << 14)
388
Nick Thompson4c1e5092009-11-12 11:06:08 -0500389#else /* CONFIG_SOC_DA8XX */
390
391struct davinci_pllc_regs {
392 dv_reg revid;
393 dv_reg rsvd1[56];
394 dv_reg rstype;
395 dv_reg rsvd2[6];
396 dv_reg pllctl;
397 dv_reg ocsel;
398 dv_reg rsvd3[2];
399 dv_reg pllm;
400 dv_reg prediv;
401 dv_reg plldiv1;
402 dv_reg plldiv2;
403 dv_reg plldiv3;
404 dv_reg oscdiv;
405 dv_reg postdiv;
406 dv_reg rsvd4[3];
407 dv_reg pllcmd;
408 dv_reg pllstat;
409 dv_reg alnctl;
410 dv_reg dchange;
411 dv_reg cken;
412 dv_reg ckstat;
413 dv_reg systat;
414 dv_reg rsvd5[3];
415 dv_reg plldiv4;
416 dv_reg plldiv5;
417 dv_reg plldiv6;
418 dv_reg plldiv7;
419 dv_reg rsvd6[32];
420 dv_reg emucnt0;
421 dv_reg emucnt1;
422};
423
Sudhakar Rajashekhara0a7fbec2011-09-03 22:18:04 -0400424#define davinci_pllc0_regs ((struct davinci_pllc_regs *)DAVINCI_PLL_CNTRL0_BASE)
425#define davinci_pllc1_regs ((struct davinci_pllc_regs *)DAVINCI_PLL_CNTRL1_BASE)
Nick Thompson4c1e5092009-11-12 11:06:08 -0500426#define DAVINCI_PLLC_DIV_MASK 0x1f
427
Laurence Withersf2edf562012-07-30 23:30:34 +0000428/*
429 * A clock ID is a 32-bit number where bit 16 represents the PLL controller
430 * (clear is PLLC0, set is PLLC1) and the low 16 bits represent the divisor,
431 * counting from 1. Clock IDs may be passed to clk_get().
432 */
433
434/* flags to select PLL controller */
435#define DAVINCI_PLLC0_FLAG (0)
436#define DAVINCI_PLLC1_FLAG (1 << 16)
437
Nick Thompson4c1e5092009-11-12 11:06:08 -0500438enum davinci_clk_ids {
Laurence Withersf2edf562012-07-30 23:30:34 +0000439 /*
440 * Clock IDs for PLL outputs. Each may be switched on/off
441 * independently, and each may map to one or more peripherals.
442 */
443 DAVINCI_PLL0_SYSCLK2 = DAVINCI_PLLC0_FLAG | 2,
444 DAVINCI_PLL0_SYSCLK4 = DAVINCI_PLLC0_FLAG | 4,
445 DAVINCI_PLL0_SYSCLK6 = DAVINCI_PLLC0_FLAG | 6,
Laurence Withersc28b8c72012-07-30 23:30:36 +0000446 DAVINCI_PLL1_SYSCLK1 = DAVINCI_PLLC1_FLAG | 1,
Laurence Withersf2edf562012-07-30 23:30:34 +0000447 DAVINCI_PLL1_SYSCLK2 = DAVINCI_PLLC1_FLAG | 2,
448
449 /* map peripherals to clock IDs */
450 DAVINCI_ARM_CLKID = DAVINCI_PLL0_SYSCLK6,
Laurence Withersc28b8c72012-07-30 23:30:36 +0000451 DAVINCI_DDR_CLKID = DAVINCI_PLL1_SYSCLK1,
Laurence Withersf2edf562012-07-30 23:30:34 +0000452 DAVINCI_MDIO_CLKID = DAVINCI_PLL0_SYSCLK4,
453 DAVINCI_MMC_CLKID = DAVINCI_PLL0_SYSCLK2,
454 DAVINCI_SPI0_CLKID = DAVINCI_PLL0_SYSCLK2,
455 DAVINCI_MMCSD_CLKID = DAVINCI_PLL0_SYSCLK2,
Laurence Withersf2edf562012-07-30 23:30:34 +0000456
457 /* special clock ID - output of PLL multiplier */
458 DAVINCI_PLLM_CLKID = 0x0FF,
459
460 /* special clock ID - output of PLL post divisor */
461 DAVINCI_PLLC_CLKID = 0x100,
462
463 /* special clock ID - PLL bypass */
464 DAVINCI_AUXCLK_CLKID = 0x101,
Nick Thompson4c1e5092009-11-12 11:06:08 -0500465};
466
Laurence Withers7e9e68e2012-07-30 23:30:35 +0000467#define DAVINCI_UART2_CLKID (cpu_is_da830() ? DAVINCI_PLL0_SYSCLK2 \
468 : get_async3_src())
469
Laurence Withersf2edf562012-07-30 23:30:34 +0000470#define DAVINCI_SPI1_CLKID (cpu_is_da830() ? DAVINCI_PLL0_SYSCLK2 \
471 : get_async3_src())
472
Nick Thompson4c1e5092009-11-12 11:06:08 -0500473int clk_get(enum davinci_clk_ids id);
474
475/* Boot config */
476struct davinci_syscfg_regs {
477 dv_reg revid;
Sughosh Ganu1b9c52b2010-11-30 11:25:01 -0500478 dv_reg rsvd[13];
479 dv_reg kick0;
480 dv_reg kick1;
Stefano Babic21ad8af2011-10-04 23:43:35 +0000481 dv_reg rsvd1[53];
482 dv_reg mstpri[3];
Nick Thompson4c1e5092009-11-12 11:06:08 -0500483 dv_reg pinmux[20];
484 dv_reg suspsrc;
485 dv_reg chipsig;
486 dv_reg chipsig_clr;
487 dv_reg cfgchip0;
488 dv_reg cfgchip1;
489 dv_reg cfgchip2;
490 dv_reg cfgchip3;
491 dv_reg cfgchip4;
492};
493
494#define davinci_syscfg_regs \
495 ((struct davinci_syscfg_regs *)DAVINCI_BOOTCFG_BASE)
496
Christian Riesch0d2cabe2011-11-28 23:46:14 +0000497#define pinmux(x) (&davinci_syscfg_regs->pinmux[x])
498
Nick Thompson4c1e5092009-11-12 11:06:08 -0500499/* Emulation suspend bits */
500#define DAVINCI_SYSCFG_SUSPSRC_EMAC (1 << 5)
501#define DAVINCI_SYSCFG_SUSPSRC_I2C (1 << 16)
502#define DAVINCI_SYSCFG_SUSPSRC_SPI0 (1 << 21)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530503#define DAVINCI_SYSCFG_SUSPSRC_SPI1 (1 << 22)
Bastian Rupperteb98e9d2011-10-04 23:43:28 +0000504#define DAVINCI_SYSCFG_SUSPSRC_UART0 (1 << 18)
Prabhakar Lad6ce440c2011-11-08 08:55:03 -0500505#define DAVINCI_SYSCFG_SUSPSRC_UART2 (1 << 20)
Nick Thompson4c1e5092009-11-12 11:06:08 -0500506#define DAVINCI_SYSCFG_SUSPSRC_TIMER0 (1 << 27)
507
Heiko Schochera9c49092011-09-14 19:59:33 +0000508struct davinci_syscfg1_regs {
509 dv_reg vtpio_ctl;
510 dv_reg ddr_slew;
511 dv_reg deepsleep;
512 dv_reg pupd_ena;
513 dv_reg pupd_sel;
514 dv_reg rxactive;
515 dv_reg pwrdwn;
516};
517
518#define davinci_syscfg1_regs \
519 ((struct davinci_syscfg1_regs *)DAVINCI_SYSCFG1_BASE)
520
521#define DDR_SLEW_CMOSEN_BIT 4
Mikhail Kshevetskiy4a6d36e2012-07-09 08:52:41 +0000522#define DDR_SLEW_DDR_PDENA_BIT 5
Heiko Schochera9c49092011-09-14 19:59:33 +0000523
Heiko Schochereed7ac52011-09-14 19:59:34 +0000524#define VTP_POWERDWN (1 << 6)
525#define VTP_LOCK (1 << 7)
526#define VTP_CLKRZ (1 << 13)
527#define VTP_READY (1 << 15)
528#define VTP_IOPWRDWN (1 << 14)
529
Heiko Schocher34061e82011-11-15 10:00:02 -0500530#define DV_SYSCFG_KICK0_UNLOCK 0x83e70b13
531#define DV_SYSCFG_KICK1_UNLOCK 0x95a4f1e0
532
Nick Thompson4c1e5092009-11-12 11:06:08 -0500533/* Interrupt controller */
534struct davinci_aintc_regs {
535 dv_reg revid;
536 dv_reg cr;
537 dv_reg dummy0[2];
538 dv_reg ger;
539 dv_reg dummy1[219];
540 dv_reg ecr1;
541 dv_reg ecr2;
542 dv_reg ecr3;
543 dv_reg dummy2[1117];
544 dv_reg hier;
545};
546
547#define davinci_aintc_regs ((struct davinci_aintc_regs *)DAVINCI_INTC_BASE)
548
549struct davinci_uart_ctrl_regs {
550 dv_reg revid1;
551 dv_reg revid2;
552 dv_reg pwremu_mgmt;
553 dv_reg mdr;
554};
555
556#define DAVINCI_UART_CTRL_BASE 0x28
557#define DAVINCI_UART0_CTRL_ADDR (DAVINCI_UART0_BASE + DAVINCI_UART_CTRL_BASE)
558#define DAVINCI_UART1_CTRL_ADDR (DAVINCI_UART1_BASE + DAVINCI_UART_CTRL_BASE)
559#define DAVINCI_UART2_CTRL_ADDR (DAVINCI_UART2_BASE + DAVINCI_UART_CTRL_BASE)
560
561#define davinci_uart0_ctrl_regs \
562 ((struct davinci_uart_ctrl_regs *)DAVINCI_UART0_CTRL_ADDR)
563#define davinci_uart1_ctrl_regs \
564 ((struct davinci_uart_ctrl_regs *)DAVINCI_UART1_CTRL_ADDR)
565#define davinci_uart2_ctrl_regs \
566 ((struct davinci_uart_ctrl_regs *)DAVINCI_UART2_CTRL_ADDR)
567
568/* UART PWREMU_MGMT definitions */
569#define DAVINCI_UART_PWREMU_MGMT_FREE (1 << 0)
570#define DAVINCI_UART_PWREMU_MGMT_URRST (1 << 13)
571#define DAVINCI_UART_PWREMU_MGMT_UTRST (1 << 14)
572
Sudhakar Rajashekhara7bf91d72010-11-11 15:38:01 +0100573static inline int cpu_is_da830(void)
574{
575 unsigned int jtag_id = REG(JTAG_ID_REG);
576 unsigned short part_no = (jtag_id >> 12) & 0xffff;
577
578 return ((part_no == 0xb7df) ? 1 : 0);
579}
580static inline int cpu_is_da850(void)
581{
582 unsigned int jtag_id = REG(JTAG_ID_REG);
583 unsigned short part_no = (jtag_id >> 12) & 0xffff;
584
585 return ((part_no == 0xb7d1) ? 1 : 0);
586}
587
Laurence Withersf2edf562012-07-30 23:30:34 +0000588static inline enum davinci_clk_ids get_async3_src(void)
Stefano Babicfc850ab2010-11-11 15:38:02 +0100589{
590 return (REG(&davinci_syscfg_regs->cfgchip3) & 0x10) ?
Laurence Withersf2edf562012-07-30 23:30:34 +0000591 DAVINCI_PLL1_SYSCLK2 : DAVINCI_PLL0_SYSCLK2;
Stefano Babicfc850ab2010-11-11 15:38:02 +0100592}
593
Nick Thompson4c1e5092009-11-12 11:06:08 -0500594#endif /* CONFIG_SOC_DA8XX */
595
Heiko Schocherf1084d62011-11-01 20:00:31 +0000596#if defined(CONFIG_SOC_DM365)
597#include <asm/arch/aintc_defs.h>
598#include <asm/arch/ddr2_defs.h>
599#include <asm/arch/emif_defs.h>
600#include <asm/arch/gpio.h>
601#include <asm/arch/pll_defs.h>
602#include <asm/arch/psc_defs.h>
603#include <asm/arch/syscfg_defs.h>
604#include <asm/arch/timer_defs.h>
Heiko Schocherf15223f2012-01-14 21:42:46 +0000605
606#define TMPBUF 0x00017ff8
607#define TMPSTATUS 0x00017ff0
608#define DV_TMPBUF_VAL 0x591b3ed7
609#define FLAG_PORRST 0x00000001
610#define FLAG_WDTRST 0x00000002
611#define FLAG_FLGON 0x00000004
612#define FLAG_FLGOFF 0x00000010
613
Heiko Schocherf1084d62011-11-01 20:00:31 +0000614#endif
Heiko Schochera3e15502011-11-29 02:33:43 +0000615
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200616#endif /* __ASM_ARCH_HARDWARE_H */