blob: 90345cbee0d848397a4b8a189adc605c8b046036 [file] [log] [blame]
Tom Rinie33610c2021-12-14 13:36:35 -05001config ARCH_MAP_SYSMEM
Tom Rini53320122022-04-06 09:21:25 -04002 depends on SANDBOX
Tom Rinie33610c2021-12-14 13:36:35 -05003 def_bool y
4
Masahiro Yamada58654502015-07-15 20:59:29 +09005config CREATE_ARCH_SYMLINK
6 bool
7
Masahiro Yamada332b8292016-06-28 10:48:42 +09008config HAVE_ARCH_IOREMAP
9 bool
10
Tom Rini3ef67ae2021-08-26 11:47:59 -040011config SYS_CACHE_SHIFT_4
12 bool
13
14config SYS_CACHE_SHIFT_5
15 bool
16
17config SYS_CACHE_SHIFT_6
18 bool
19
20config SYS_CACHE_SHIFT_7
21 bool
22
23config SYS_CACHELINE_SIZE
24 int
25 default 128 if SYS_CACHE_SHIFT_7
26 default 64 if SYS_CACHE_SHIFT_6
27 default 32 if SYS_CACHE_SHIFT_5
28 default 16 if SYS_CACHE_SHIFT_4
29 # Fall-back for MIPS
30 default 32 if MIPS
31
Simon Glassb87153c2020-12-16 21:20:06 -070032config LINKER_LIST_ALIGN
33 int
34 default 32 if SANDBOX
35 default 8 if ARM64 || X86
36 default 4
37 help
38 Force the each linker list to be aligned to this boundary. This
39 is required if ll_entry_get() is used, since otherwise the linker
40 may add padding into the table, thus breaking it.
41 See linker_lists.rst for full details.
42
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090043choice
44 prompt "Architecture select"
45 default SANDBOX
46
47config ARC
48 bool "ARC architecture"
Michal Simek84f3dec2018-07-23 15:55:13 +020049 select ARC_TIMER
Vlad Zakharova465df72017-03-21 14:49:49 +030050 select CLK
Michal Simekd5d59bd2020-08-19 10:44:20 +020051 select DM
Michal Simek84f3dec2018-07-23 15:55:13 +020052 select HAVE_PRIVATE_LIBGCC
53 select SUPPORT_OF_CONTROL
Tom Rini3ef67ae2021-08-26 11:47:59 -040054 select SYS_CACHE_SHIFT_7
Vlad Zakharova465df72017-03-21 14:49:49 +030055 select TIMER
Tom Rini7b7e0ad2022-07-31 21:08:23 -040056 select SYS_BIG_ENDIAN if CPU_BIG_ENDIAN
57 select SYS_LITTLE_ENDIAN if !CPU_BIG_ENDIAN
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090058
59config ARM
60 bool "ARM architecture"
Marek Behún4778a582021-05-20 13:24:22 +020061 select ARCH_SUPPORTS_LTO
Masahiro Yamada58654502015-07-15 20:59:29 +090062 select CREATE_ARCH_SYMLINK
Masahiro Yamada06280592015-07-03 16:13:09 +090063 select HAVE_PRIVATE_LIBGCC if !ARM64
Simon Glasse170f682021-12-01 09:02:38 -070064 select SUPPORT_ACPI
Masahiro Yamada9fadbc82014-09-22 19:59:05 +090065 select SUPPORT_OF_CONTROL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090066
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090067config M68K
68 bool "M68000 architecture"
angelo@sysam.it5e798172015-12-06 17:47:59 +010069 select HAVE_PRIVATE_LIBGCC
Angelo Dureghello6000ebc2023-02-07 23:45:03 +010070 select USE_PRIVATE_LIBGCC
Michal Simek27d66cf2020-11-04 15:33:20 +010071 select NEEDS_MANUAL_RELOC
Derald D. Woodseb730bd2018-01-22 17:17:10 -060072 select SYS_BOOT_GET_CMDLINE
73 select SYS_BOOT_GET_KBD
Tom Rini3ef67ae2021-08-26 11:47:59 -040074 select SYS_CACHE_SHIFT_4
Angelo Dureghelloe007b152019-03-13 21:46:51 +010075 select SUPPORT_OF_CONTROL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090076
77config MICROBLAZE
78 bool "MicroBlaze architecture"
Masahiro Yamada9fadbc82014-09-22 19:59:05 +090079 select SUPPORT_OF_CONTROL
Michal Simeke8e52772022-06-24 14:16:32 +020080 imply CMD_TIMER
81 imply SPL_REGMAP if SPL
82 imply SPL_TIMER if SPL
83 imply TIMER
84 imply XILINX_TIMER
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090085
86config MIPS
87 bool "MIPS architecture"
Masahiro Yamada332b8292016-06-28 10:48:42 +090088 select HAVE_ARCH_IOREMAP
Masahiro Yamada9520b712014-10-24 01:30:43 +090089 select HAVE_PRIVATE_LIBGCC
Daniel Schwierzeckde5b6e22015-12-19 20:20:48 +010090 select SUPPORT_OF_CONTROL
Sean Anderson13871e12022-04-12 10:59:04 -040091 select SPL_SEPARATE_BSS if SPL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090092
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090093config NIOS2
94 bool "Nios II architecture"
Thomas Chouc6170262015-10-21 21:34:57 +080095 select CPU
Michal Simek84f3dec2018-07-23 15:55:13 +020096 select DM
Tom Rini7d3684a2023-01-16 15:46:49 -050097 select DM_EVENT
Michal Simek84f3dec2018-07-23 15:55:13 +020098 select OF_CONTROL
99 select SUPPORT_OF_CONTROL
Michal Simek2e7c8192018-07-23 15:55:14 +0200100 imply CMD_DM
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900101
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900102config PPC
103 bool "PowerPC architecture"
Masahiro Yamada9520b712014-10-24 01:30:43 +0900104 select HAVE_PRIVATE_LIBGCC
Simon Glass90f83c82015-02-07 11:51:35 -0700105 select SUPPORT_OF_CONTROL
Derald D. Woodseb730bd2018-01-22 17:17:10 -0600106 select SYS_BOOT_GET_CMDLINE
107 select SYS_BOOT_GET_KBD
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900108
Rick Chen3301bfc2017-12-26 13:55:58 +0800109config RISCV
Bin Meng6b697752018-09-26 06:55:06 -0700110 bool "RISC-V architecture"
Anup Patel0af3e852019-02-25 08:14:04 +0000111 select CREATE_ARCH_SYMLINK
Rick Chen3301bfc2017-12-26 13:55:58 +0800112 select SUPPORT_OF_CONTROL
Bin Menga760eba2018-09-26 06:55:19 -0700113 select OF_CONTROL
114 select DM
Tom Rini7d3684a2023-01-16 15:46:49 -0500115 select DM_EVENT
Zong Li324463e2022-11-16 07:08:39 +0000116 imply SPL_SEPARATE_BSS if SPL
Bin Meng3880c382018-09-26 06:55:20 -0700117 imply DM_SERIAL
Bin Meng3880c382018-09-26 06:55:20 -0700118 imply DM_MMC
119 imply DM_SPI
120 imply DM_SPI_FLASH
121 imply BLK
122 imply CLK
123 imply MTD
124 imply TIMER
Bin Menga760eba2018-09-26 06:55:19 -0700125 imply CMD_DM
Lukas Auer396f0bd2019-08-21 21:14:45 +0200126 imply SPL_DM
127 imply SPL_OF_CONTROL
128 imply SPL_LIBCOMMON_SUPPORT
129 imply SPL_LIBGENERIC_SUPPORT
Simon Glassf4d60392021-08-08 12:20:12 -0600130 imply SPL_SERIAL
Lukas Auer396f0bd2019-08-21 21:14:45 +0200131 imply SPL_TIMER
Rick Chen3301bfc2017-12-26 13:55:58 +0800132
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900133config SANDBOX
134 bool "Sandbox"
Marek Behún72434932021-05-20 13:24:07 +0200135 select ARCH_SUPPORTS_LTO
Tom Rini22d567e2017-01-22 19:43:11 -0500136 select BOARD_LATE_INIT
Michael Walle8ffe86c2020-05-22 14:07:38 +0200137 select BZIP2
Heinrich Schuchardtfedf6562020-10-27 20:29:22 +0100138 select CMD_POWEROFF
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900139 select DM
Tom Rini7d3684a2023-01-16 15:46:49 -0500140 select DM_EVENT
Andrew Scull451b8b12022-05-30 10:00:12 +0000141 select DM_FUZZING_ENGINE
Michal Simek84f3dec2018-07-23 15:55:13 +0200142 select DM_GPIO
143 select DM_I2C
Masahiro Yamadab11b2352016-09-08 18:47:35 +0900144 select DM_KEYBOARD
Michal Simek84f3dec2018-07-23 15:55:13 +0200145 select DM_MMC
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900146 select DM_SERIAL
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900147 select DM_SPI
Michal Simek84f3dec2018-07-23 15:55:13 +0200148 select DM_SPI_FLASH
Michael Walle8ffe86c2020-05-22 14:07:38 +0200149 select GZIP_COMPRESSED
Tom Rini6a4a9082022-11-19 18:45:23 -0500150 select IO_TRACE
Tom Rinic20bb732017-07-22 18:36:16 -0400151 select LZO
Heinrich Schuchardta3fc9a42020-03-14 12:13:40 +0100152 select OF_BOARD_SETUP
Ramon Friedc64f19b2019-04-27 11:15:23 +0300153 select PCI_ENDPOINT
Michal Simek84f3dec2018-07-23 15:55:13 +0200154 select SPI
155 select SUPPORT_OF_CONTROL
Heinrich Schuchardtfedf6562020-10-27 20:29:22 +0100156 select SYSRESET_CMD_POWEROFF
Tom Rini3ef67ae2021-08-26 11:47:59 -0400157 select SYS_CACHE_SHIFT_4
Wasim Khan4dab60b2021-03-08 16:48:16 +0100158 select IRQ
Kory Maincent965a34f2021-05-04 19:31:23 +0200159 select SUPPORT_EXTENSION_SCAN
Simon Glassa6cee932021-12-01 09:02:36 -0700160 select SUPPORT_ACPI
Bin Meng0c0d9b02018-08-02 23:58:03 -0700161 imply BITREVERSE
Simon Glass78b0ef52018-11-15 18:43:53 -0700162 select BLOBLIST
Marek Behúnf8bd43f2021-05-20 13:24:08 +0200163 imply LTO
Michal Simek2e7c8192018-07-23 15:55:14 +0200164 imply CMD_DM
Heinrich Schuchardt0e298732020-11-12 00:29:59 +0100165 imply CMD_EXCEPTION
Simon Glassf4cb4742017-05-17 03:25:44 -0600166 imply CMD_GETTIME
Simon Glass027608e2017-05-17 03:25:25 -0600167 imply CMD_HASH
Simon Glass3bebbe62017-05-17 03:25:34 -0600168 imply CMD_IO
Simon Glass30daabc2017-05-17 03:25:36 -0600169 imply CMD_IOTRACE
Simon Glassbecaa8f2017-05-17 03:25:43 -0600170 imply CMD_LZMADEC
Tom Rinie5289a72019-05-29 17:01:28 -0400171 imply CMD_SF
Michal Simek84f3dec2018-07-23 15:55:13 +0200172 imply CMD_SF_TEST
Tom Rinid8532af2017-06-02 11:03:50 -0400173 imply CRC32_VERIFY
174 imply FAT_WRITE
Rajan Vajab3b2ddb2018-09-19 03:43:46 -0700175 imply FIRMWARE
Andrew Scull451b8b12022-05-30 10:00:12 +0000176 imply FUZZING_ENGINE_SANDBOX
Daniel Thompsona9e2c672017-05-19 17:26:58 +0100177 imply HASH_VERIFY
Tom Rinid8532af2017-06-02 11:03:50 -0400178 imply LZMA
Jens Wiklanderdca252d2018-09-25 16:40:17 +0200179 imply TEE
Jens Wiklanderf1edae92018-09-25 16:40:23 +0200180 imply AVB_VERIFY
181 imply LIBAVB
182 imply CMD_AVB
Heinrich Schuchardtce33bcd2022-01-16 13:04:06 +0100183 imply PARTITION_TYPE_GUID
Igor Opaniuk623369c2021-02-14 16:27:27 +0100184 imply SCP03
185 imply CMD_SCP03
Jens Wiklanderf1edae92018-09-25 16:40:23 +0200186 imply UDP_FUNCTION_FASTBOOT
Bin Meng1bb290d2018-10-15 02:21:26 -0700187 imply VIRTIO_MMIO
188 imply VIRTIO_PCI
189 imply VIRTIO_SANDBOX
190 imply VIRTIO_BLK
191 imply VIRTIO_NET
Simon Glass799b29b2018-12-10 10:37:31 -0700192 imply DM_SOUND
Ramon Friedc64f19b2019-04-27 11:15:23 +0300193 imply PCI_SANDBOX_EP
Simon Glass98d88f82019-02-16 20:24:49 -0700194 imply PCH
Alex Marginean0daa53a2019-06-03 19:12:28 +0300195 imply PHYLIB
196 imply DM_MDIO
Alex Marginean0649be52019-07-12 10:13:53 +0300197 imply DM_MDIO_MUX
Simon Glasse264be42023-05-04 16:54:57 -0600198 imply ACPI
Simon Glass8c501022019-12-06 21:41:54 -0700199 imply ACPI_PMC
200 imply ACPI_PMC_SANDBOX
201 imply CMD_PMC
John Chaufce6f982020-07-02 12:01:21 +0800202 imply CMD_CLONE
Simon Glass07a88862020-11-05 10:33:38 -0700203 imply SILENT_CONSOLE
Simon Glass529e2082020-11-05 10:33:48 -0700204 imply BOOTARGS_SUBST
Claudiu Manoild9eaa922021-03-14 20:14:57 +0800205 imply PHY_FIXED
206 imply DM_DSA
Kory Maincent965a34f2021-05-04 19:31:23 +0200207 imply CMD_EXTENSION
Simon Glass278efc682021-11-24 09:26:44 -0700208 imply KEYBOARD
Simon Glassef9e7622021-11-24 09:26:42 -0700209 imply PHYSMEM
Simon Glass29e64b52021-12-01 09:02:43 -0700210 imply GENERATE_ACPI_TABLE
Philippe Reynes462d1632022-03-28 22:56:53 +0200211 imply BINMAN
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900212
213config SH
214 bool "SuperH architecture"
Masahiro Yamada9520b712014-10-24 01:30:43 +0900215 select HAVE_PRIVATE_LIBGCC
Marek Vasut8fc9fa12019-08-31 18:27:58 +0200216 select SUPPORT_OF_CONTROL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900217
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900218config X86
219 bool "x86 architecture"
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600220 select SUPPORT_SPL
221 select SUPPORT_TPL
Masahiro Yamada58654502015-07-15 20:59:29 +0900222 select CREATE_ARCH_SYMLINK
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900223 select DM
Bin Meng59c4aa42018-10-15 02:21:16 -0700224 select HAVE_ARCH_IOMAP
Michal Simek84f3dec2018-07-23 15:55:13 +0200225 select HAVE_PRIVATE_LIBGCC
226 select OF_CONTROL
Bin Meng0e0204d2017-07-30 06:23:16 -0700227 select PCI
Simon Glassa6cee932021-12-01 09:02:36 -0700228 select SUPPORT_ACPI
Michal Simek84f3dec2018-07-23 15:55:13 +0200229 select SUPPORT_OF_CONTROL
Tom Rini3ef67ae2021-08-26 11:47:59 -0400230 select SYS_CACHE_SHIFT_6
Bin Mengf0e1c3e2017-07-30 06:23:07 -0700231 select TIMER
Michal Simek84f3dec2018-07-23 15:55:13 +0200232 select USE_PRIVATE_LIBGCC
Bin Mengf0e1c3e2017-07-30 06:23:07 -0700233 select X86_TSC_TIMER
Wasim Khan4a7fef72021-03-08 16:48:15 +0100234 select IRQ
Simon Glassf69c0092020-07-19 13:55:52 -0600235 imply HAS_ROM if X86_RESET_VECTOR
Bin Meng73f5bc12017-07-30 19:24:02 -0700236 imply BLK
Michal Simek2e7c8192018-07-23 15:55:14 +0200237 imply CMD_DM
Michal Simek84f3dec2018-07-23 15:55:13 +0200238 imply CMD_FPGA_LOADMK
239 imply CMD_GETTIME
240 imply CMD_IO
241 imply CMD_IRQ
242 imply CMD_PCI
Tom Rinie5289a72019-05-29 17:01:28 -0400243 imply CMD_SF
Michal Simek84f3dec2018-07-23 15:55:13 +0200244 imply CMD_SF_TEST
245 imply CMD_ZBOOT
Bin Meng0e0204d2017-07-30 06:23:16 -0700246 imply DM_GPIO
247 imply DM_KEYBOARD
Simon Glass828b7252017-07-30 19:24:01 -0700248 imply DM_MMC
Bin Meng0e0204d2017-07-30 06:23:16 -0700249 imply DM_RTC
Bin Meng73f5bc12017-07-30 19:24:02 -0700250 imply DM_SCSI
Michal Simek84f3dec2018-07-23 15:55:13 +0200251 imply DM_SERIAL
Bin Meng0e0204d2017-07-30 06:23:16 -0700252 imply DM_SPI
253 imply DM_SPI_FLASH
254 imply DM_USB
Simon Glass1cedca12023-08-21 21:17:01 -0600255 imply LAST_STAGE_INIT
Simon Glass52cb5042022-10-18 07:46:31 -0600256 imply VIDEO
Bin Mengaf5b8d22018-07-19 03:07:33 -0700257 imply SYSRESET
Kever Yang525ea472019-04-02 20:41:25 +0800258 imply SPL_SYSRESET
Bin Mengaf5b8d22018-07-19 03:07:33 -0700259 imply SYSRESET_X86
Chris Packhamb110e112017-08-28 20:50:46 +1200260 imply USB_ETHER_ASIX
261 imply USB_ETHER_SMSC95XX
Michal Simek84f3dec2018-07-23 15:55:13 +0200262 imply USB_HOST_ETHER
Simon Glass98d88f82019-02-16 20:24:49 -0700263 imply PCH
Simon Glassef9e7622021-11-24 09:26:42 -0700264 imply PHYSMEM
Simon Glass56382fb2019-05-02 10:52:24 -0600265 imply RTC_MC146818
Simon Glasse264be42023-05-04 16:54:57 -0600266 imply ACPI
Simon Glassb0282282021-12-01 09:02:39 -0700267 imply ACPIGEN if !QEMU && !EFI_APP
Simon Glassbee77f62020-11-05 06:32:17 -0700268 imply SYSINFO if GENERATE_SMBIOS_TABLE
269 imply SYSINFO_SMBIOS if GENERATE_SMBIOS_TABLE
Simon Glass65831d92021-12-18 11:27:50 -0700270 imply TIMESTAMP
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900271
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600272 # Thing to enable for when SPL/TPL are enabled: SPL
273 imply SPL_DM
274 imply SPL_OF_LIBFDT
Simon Glass284cb9c2021-07-10 21:14:31 -0600275 imply SPL_DRIVERS_MISC
Simon Glass035939e2021-07-10 21:14:30 -0600276 imply SPL_GPIO
Simon Glass7b1ecb82019-12-06 21:42:51 -0700277 imply SPL_PINCTRL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600278 imply SPL_LIBCOMMON_SUPPORT
279 imply SPL_LIBGENERIC_SUPPORT
Simon Glassf4d60392021-08-08 12:20:12 -0600280 imply SPL_SERIAL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600281 imply SPL_SPI_FLASH_SUPPORT
Simon Glassa5820472021-08-08 12:20:14 -0600282 imply SPL_SPI
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600283 imply SPL_OF_CONTROL
284 imply SPL_TIMER
285 imply SPL_REGMAP
286 imply SPL_SYSCON
287 # TPL
288 imply TPL_DM
Simon Glass284cb9c2021-07-10 21:14:31 -0600289 imply TPL_DRIVERS_MISC
Simon Glass035939e2021-07-10 21:14:30 -0600290 imply TPL_GPIO
Simon Glass7b1ecb82019-12-06 21:42:51 -0700291 imply TPL_PINCTRL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600292 imply TPL_LIBCOMMON_SUPPORT
293 imply TPL_LIBGENERIC_SUPPORT
Simon Glassf4d60392021-08-08 12:20:12 -0600294 imply TPL_SERIAL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600295 imply TPL_OF_CONTROL
296 imply TPL_TIMER
297 imply TPL_REGMAP
298 imply TPL_SYSCON
299
Chris Zankel1387dab2016-08-10 18:36:44 +0300300config XTENSA
301 bool "Xtensa architecture"
302 select CREATE_ARCH_SYMLINK
303 select SUPPORT_OF_CONTROL
304
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900305endchoice
306
Masahiro Yamada52a5f972014-09-14 03:01:48 +0900307config SYS_ARCH
308 string
309 help
310 This option should contain the architecture name to build the
311 appropriate arch/<CONFIG_SYS_ARCH> directory.
312 All the architectures should specify this option correctly.
313
314config SYS_CPU
315 string
316 help
317 This option should contain the CPU name to build the correct
318 arch/<CONFIG_SYS_ARCH>/cpu/<CONFIG_SYS_CPU> directory.
319
320 This is optional. For those targets without the CPU directory,
321 leave this option empty.
322
323config SYS_SOC
324 string
325 help
326 This option should contain the SoC name to build the directory
327 arch/<CONFIG_SYS_ARCH>/cpu/<CONFIG_SYS_CPU>/<CONFIG_SYS_SOC>.
328
329 This is optional. For those targets without the SoC directory,
330 leave this option empty.
331
332config SYS_VENDOR
333 string
334 help
335 This option should contain the vendor name of the target board.
336 If it is set and
337 board/<CONFIG_SYS_VENDOR>/common/Makefile exists, the vendor common
338 directory is compiled.
339 If CONFIG_SYS_BOARD is also set, the sources under
340 board/<CONFIG_SYS_VENDOR>/<CONFIG_SYS_BOARD> directory are compiled.
341
342 This is optional. For those targets without the vendor directory,
343 leave this option empty.
344
345config SYS_BOARD
346 string
347 help
348 This option should contain the name of the target board.
349 If it is set, either board/<CONFIG_SYS_VENDOR>/<CONFIG_SYS_BOARD>
350 or board/<CONFIG_SYS_BOARD> directory is compiled depending on
351 whether CONFIG_SYS_VENDOR is set or not.
352
353 This is optional. For those targets without the board directory,
354 leave this option empty.
355
356config SYS_CONFIG_NAME
357 string
358 help
359 This option should contain the base name of board header file.
360 The header file include/configs/<CONFIG_SYS_CONFIG_NAME>.h
361 should be included from include/config.h.
362
Vignesh Raghavendra384c1412019-04-22 21:43:32 +0530363config SYS_DISABLE_DCACHE_OPS
364 bool
365 help
366 This option disables dcache flush and dcache invalidation
367 operations. For example, on coherent systems where cache
368 operatios are not required, enable this option to avoid them.
369 Note that, its up to the individual architectures to implement
370 this functionality.
371
Tom Rinie9269a02021-12-12 22:12:30 -0500372config SYS_IMMR
Tom Rini0c4dded2022-03-30 09:30:15 -0400373 hex "Address for the Internal Memory-Mapped Registers (IMMR) window"
Tom Rinie9269a02021-12-12 22:12:30 -0500374 depends on PPC || FSL_LSCH2 || FSL_LSCH3 || ARCH_LS1021A
375 default 0xFF000000 if MPC8xx
376 default 0xF0000000 if ARCH_MPC8313
377 default 0xE0000000 if MPC83xx && !ARCH_MPC8313
378 default 0x01000000 if ARCH_LS1021A || FSL_LSCH2 || FSL_LSCH3
Pali Rohárc68991e2022-05-02 18:29:25 +0200379 default 0xFFE00000 if ARCH_P1010 || ARCH_P1011 || ARCH_P1020 || \
380 ARCH_P1021 || ARCH_P1024 || ARCH_P1025 || \
381 ARCH_P2020
Tom Rinie9269a02021-12-12 22:12:30 -0500382 default SYS_CCSRBAR_DEFAULT
383 help
384 Address for the Internal Memory-Mapped Registers (IMMR) window used
385 to configure the features of many Freescale / NXP SoCs.
386
Tom Rinib73cd902022-12-02 16:42:36 -0500387config MONITOR_IS_IN_RAM
388 bool "U-Boot is loaded in to RAM by a pre-loader"
389 depends on M68K || NIOS2
390
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100391menu "Skipping low level initialization functions"
Tom Rini53320122022-04-06 09:21:25 -0400392 depends on ARM || MIPS || RISCV
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100393
394config SKIP_LOWLEVEL_INIT
395 bool "Skip calls to certain low level initialization functions"
Tom Rinie1e85442021-08-27 21:18:30 -0400396 help
397 If enabled, then certain low level initializations (like setting up
398 the memory controller) are omitted and/or U-Boot does not relocate
399 itself into RAM.
400 Normally this variable MUST NOT be defined. The only exception is
401 when U-Boot is loaded (to RAM) by some other boot loader or by a
402 debugger which performs these initializations itself.
403
404config SPL_SKIP_LOWLEVEL_INIT
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100405 bool "Skip calls to certain low level initialization functions in SPL"
406 depends on SPL
Tom Rinie1e85442021-08-27 21:18:30 -0400407 help
408 If enabled, then certain low level initializations (like setting up
409 the memory controller) are omitted and/or U-Boot does not relocate
410 itself into RAM.
411 Normally this variable MUST NOT be defined. The only exception is
412 when U-Boot is loaded (to RAM) by some other boot loader or by a
413 debugger which performs these initializations itself.
414
415config TPL_SKIP_LOWLEVEL_INIT
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100416 bool "Skip calls to certain low level initialization functions in TPL"
Tom Rinie1e85442021-08-27 21:18:30 -0400417 depends on SPL && ARM
418 help
419 If enabled, then certain low level initializations (like setting up
420 the memory controller) are omitted and/or U-Boot does not relocate
421 itself into RAM.
422 Normally this variable MUST NOT be defined. The only exception is
423 when U-Boot is loaded (to RAM) by some other boot loader or by a
424 debugger which performs these initializations itself.
425
426config SKIP_LOWLEVEL_INIT_ONLY
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100427 bool "Skip call to lowlevel_init during early boot ONLY"
Tom Rinie1e85442021-08-27 21:18:30 -0400428 depends on ARM
429 help
430 This allows just the call to lowlevel_init() to be skipped. The
431 normal CP15 init (such as enabling the instruction cache) is still
432 performed.
433
434config SPL_SKIP_LOWLEVEL_INIT_ONLY
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100435 bool "Skip call to lowlevel_init during early SPL boot ONLY"
Tom Rinie1e85442021-08-27 21:18:30 -0400436 depends on SPL && ARM
437 help
438 This allows just the call to lowlevel_init() to be skipped. The
439 normal CP15 init (such as enabling the instruction cache) is still
440 performed.
441
442config TPL_SKIP_LOWLEVEL_INIT_ONLY
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100443 bool "Skip call to lowlevel_init during early TPL boot ONLY"
Tom Rinie1e85442021-08-27 21:18:30 -0400444 depends on TPL && ARM
445 help
446 This allows just the call to lowlevel_init() to be skipped. The
447 normal CP15 init (such as enabling the instruction cache) is still
448 performed.
449
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100450endmenu
451
Tom Rini295ab162022-10-28 20:27:10 -0400452config SYS_HAS_NONCACHED_MEMORY
453 bool "Enable reserving a non-cached memory area for drivers"
454 depends on (ARM || MIPS) && (RTL8169 || MEDIATEK_ETH)
455 help
456 This is useful for drivers that would otherwise require a lot of
457 explicit cache maintenance. For some drivers it's also impossible to
458 properly maintain the cache. For example if the regions that need to
459 be flushed are not a multiple of the cache-line size, *and* padding
460 cannot be allocated between the regions to align them (i.e. if the
461 HW requires a contiguous array of regions, and the size of each
462 region is not cache-aligned), then a flush of one region may result
463 in overwriting data that hardware has written to another region in
464 the same cache-line. This can happen for example in network drivers
465 where descriptors for buffers are typically smaller than the CPU
466 cache-line (e.g. 16 bytes vs. 32 or 64 bytes).
467
468config SYS_NONCACHED_MEMORY
469 hex "Size in bytes of the non-cached memory area"
470 depends on SYS_HAS_NONCACHED_MEMORY
471 default 0x100000
472 help
473 Size of non-cached memory area. This area of memory will be typically
474 located right below the malloc() area and mapped uncached in the MMU.
475
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900476source "arch/arc/Kconfig"
477source "arch/arm/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900478source "arch/m68k/Kconfig"
479source "arch/microblaze/Kconfig"
480source "arch/mips/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900481source "arch/nios2/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900482source "arch/powerpc/Kconfig"
483source "arch/sandbox/Kconfig"
484source "arch/sh/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900485source "arch/x86/Kconfig"
Chris Zankel1387dab2016-08-10 18:36:44 +0300486source "arch/xtensa/Kconfig"
Rick Chen3301bfc2017-12-26 13:55:58 +0800487source "arch/riscv/Kconfig"
Tom Rinia67ff802022-03-23 17:19:55 -0400488
Tom Rinic4aecf62022-06-16 14:04:36 -0400489if ARM || M68K || PPC
490
491source "arch/Kconfig.nxp"
492
493endif
494
Tom Rinia67ff802022-03-23 17:19:55 -0400495source "board/keymile/Kconfig"
Michal Simek9599f8f2022-06-24 14:14:59 +0200496
Michal Simek1a2f7b82022-06-24 14:14:59 +0200497if MIPS || MICROBLAZE
Michal Simek9599f8f2022-06-24 14:14:59 +0200498
499choice
500 prompt "Endianness selection"
501 help
502 Some MIPS boards can be configured for either little or big endian
503 byte order. These modes require different U-Boot images. In general there
504 is one preferred byteorder for a particular system but some systems are
505 just as commonly used in the one or the other endianness.
506
507config SYS_BIG_ENDIAN
508 bool "Big endian"
Michal Simek1a2f7b82022-06-24 14:14:59 +0200509 depends on (SUPPORTS_BIG_ENDIAN && MIPS) || MICROBLAZE
Michal Simek9599f8f2022-06-24 14:14:59 +0200510
511config SYS_LITTLE_ENDIAN
512 bool "Little endian"
Michal Simek1a2f7b82022-06-24 14:14:59 +0200513 depends on (SUPPORTS_LITTLE_ENDIAN && MIPS) || MICROBLAZE
Michal Simek9599f8f2022-06-24 14:14:59 +0200514
515endchoice
516
517endif