blob: 01745b211ad1407578d148e8f9717805ed3af82a [file] [log] [blame]
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +05301/*
2 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * Based on da830evm.c. Original Copyrights follow:
5 *
6 * Copyright (C) 2009 Nick Thompson, GE Fanuc, Ltd. <nick.thompson@gefanuc.com>
7 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
8 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053010 */
11
12#include <common.h>
13#include <i2c.h>
Ben Gardiner4b9538a2010-10-14 17:26:29 -040014#include <net.h>
15#include <netdev.h>
Hadli, Manjunathad713212012-02-09 20:22:24 +000016#include <spi.h>
17#include <spi_flash.h>
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053018#include <asm/arch/hardware.h>
Ben Gardinercf86d2c2010-10-14 17:26:22 -040019#include <asm/arch/emif_defs.h>
Ben Gardiner4b9538a2010-10-14 17:26:29 -040020#include <asm/arch/emac_defs.h>
Christian Rieschb10592f2011-11-28 23:46:18 +000021#include <asm/arch/pinmux_defs.h>
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053022#include <asm/io.h>
Sughosh Ganu80995f92010-11-28 20:21:27 -050023#include <asm/arch/davinci_misc.h>
Hadli, Manjunathad713212012-02-09 20:22:24 +000024#include <asm/errno.h>
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -040025#include <hwconfig.h>
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053026
Lad, Prabhakar16787da2012-06-24 21:35:15 +000027#ifdef CONFIG_DAVINCI_MMC
28#include <mmc.h>
29#include <asm/arch/sdmmc_defs.h>
30#endif
31
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053032DECLARE_GLOBAL_DATA_PTR;
33
Ben Gardiner4b9538a2010-10-14 17:26:29 -040034#ifdef CONFIG_DRIVER_TI_EMAC
Sudhakar Rajashekhara5851e122010-11-18 09:59:37 -050035#ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
36#define HAS_RMII 1
37#else
38#define HAS_RMII 0
39#endif
40#endif /* CONFIG_DRIVER_TI_EMAC */
Ben Gardinerf522c1b2010-10-14 17:26:19 -040041
Hadli, Manjunathad713212012-02-09 20:22:24 +000042#define CFG_MAC_ADDR_SPI_BUS 0
43#define CFG_MAC_ADDR_SPI_CS 0
44#define CFG_MAC_ADDR_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
45#define CFG_MAC_ADDR_SPI_MODE SPI_MODE_3
46
47#define CFG_MAC_ADDR_OFFSET (flash->size - SZ_64K)
48
49#ifdef CONFIG_MAC_ADDR_IN_SPIFLASH
50static int get_mac_addr(u8 *addr)
51{
52 struct spi_flash *flash;
53 int ret;
54
55 flash = spi_flash_probe(CFG_MAC_ADDR_SPI_BUS, CFG_MAC_ADDR_SPI_CS,
56 CFG_MAC_ADDR_SPI_MAX_HZ, CFG_MAC_ADDR_SPI_MODE);
57 if (!flash) {
58 printf("Error - unable to probe SPI flash.\n");
59 return -1;
60 }
61
62 ret = spi_flash_read(flash, CFG_MAC_ADDR_OFFSET, 6, addr);
63 if (ret) {
64 printf("Error - unable to read MAC address from SPI flash.\n");
65 return -1;
66 }
67
68 return ret;
69}
70#endif
71
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -040072void dsp_lpsc_on(unsigned domain, unsigned int id)
73{
74 dv_reg_p mdstat, mdctl, ptstat, ptcmd;
75 struct davinci_psc_regs *psc_regs;
76
77 psc_regs = davinci_psc0_regs;
78 mdstat = &psc_regs->psc0.mdstat[id];
79 mdctl = &psc_regs->psc0.mdctl[id];
80 ptstat = &psc_regs->ptstat;
81 ptcmd = &psc_regs->ptcmd;
82
83 while (*ptstat & (0x1 << domain))
84 ;
85
86 if ((*mdstat & 0x1f) == 0x03)
87 return; /* Already on and enabled */
88
89 *mdctl |= 0x03;
90
91 *ptcmd = 0x1 << domain;
92
93 while (*ptstat & (0x1 << domain))
94 ;
95 while ((*mdstat & 0x1f) != 0x03)
96 ; /* Probably an overkill... */
97}
98
99static void dspwake(void)
100{
101 unsigned *resetvect = (unsigned *)DAVINCI_L3CBARAM_BASE;
102 u32 val;
103
104 /* if the device is ARM only, return */
105 if ((readl(CHIP_REV_ID_REG) & 0x3f) == 0x10)
106 return;
107
108 if (hwconfig_subarg_cmp_f("dsp", "wake", "no", NULL))
109 return;
110
111 *resetvect++ = 0x1E000; /* DSP Idle */
112 /* clear out the next 10 words as NOP */
113 memset(resetvect, 0, sizeof(unsigned) *10);
114
115 /* setup the DSP reset vector */
116 writel(DAVINCI_L3CBARAM_BASE, HOST1CFG);
117
118 dsp_lpsc_on(1, DAVINCI_LPSC_GEM);
119 val = readl(PSC0_MDCTL + (15 * 4));
120 val |= 0x100;
121 writel(val, (PSC0_MDCTL + (15 * 4)));
122}
123
124int misc_init_r(void)
125{
126 dspwake();
Hadli, Manjunathad713212012-02-09 20:22:24 +0000127
Hadli, Manjunathe7bcd8a2012-02-09 20:22:25 +0000128#if defined(CONFIG_MAC_ADDR_IN_SPIFLASH) || defined(CONFIG_MAC_ADDR_IN_EEPROM)
129
Hadli, Manjunathad713212012-02-09 20:22:24 +0000130 uchar env_enetaddr[6];
131 int enetaddr_found;
Hadli, Manjunathe7bcd8a2012-02-09 20:22:25 +0000132
133 enetaddr_found = eth_getenv_enetaddr("ethaddr", env_enetaddr);
134
135#ifdef CONFIG_MAC_ADDR_IN_SPIFLASH
Hadli, Manjunathad713212012-02-09 20:22:24 +0000136 int spi_mac_read;
137 uchar buff[6];
138
Hadli, Manjunathad713212012-02-09 20:22:24 +0000139 spi_mac_read = get_mac_addr(buff);
140
141 /*
142 * MAC address not present in the environment
143 * try and read the MAC address from SPI flash
144 * and set it.
145 */
146 if (!enetaddr_found) {
147 if (!spi_mac_read) {
148 if (is_valid_ether_addr(buff)) {
149 if (eth_setenv_enetaddr("ethaddr", buff)) {
150 printf("Warning: Failed to "
151 "set MAC address from SPI flash\n");
152 }
153 } else {
154 printf("Warning: Invalid "
155 "MAC address read from SPI flash\n");
156 }
157 }
158 } else {
159 /*
160 * MAC address present in environment compare it with
161 * the MAC address in SPI flash and warn on mismatch
162 */
163 if (!spi_mac_read && is_valid_ether_addr(buff) &&
164 memcmp(env_enetaddr, buff, 6))
165 printf("Warning: MAC address in SPI flash don't match "
166 "with the MAC address in the environment\n");
167 printf("Default using MAC address from environment\n");
168 }
Hadli, Manjunathe7bcd8a2012-02-09 20:22:25 +0000169#endif
170 uint8_t enetaddr[8];
171 int eeprom_mac_read;
172
173 /* Read Ethernet MAC address from EEPROM */
174 eeprom_mac_read = dvevm_read_mac_address(enetaddr);
175
176 /*
177 * MAC address not present in the environment
178 * try and read the MAC address from EEPROM flash
179 * and set it.
180 */
181 if (!enetaddr_found) {
182 if (eeprom_mac_read)
183 /* Set Ethernet MAC address from EEPROM */
184 davinci_sync_env_enetaddr(enetaddr);
185 } else {
186 /*
187 * MAC address present in environment compare it with
188 * the MAC address in EEPROM and warn on mismatch
189 */
190 if (eeprom_mac_read && memcmp(enetaddr, env_enetaddr, 6))
191 printf("Warning: MAC address in EEPROM don't match "
192 "with the MAC address in the environment\n");
193 printf("Default using MAC address from environment\n");
194 }
195
Hadli, Manjunathad713212012-02-09 20:22:24 +0000196#endif
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -0400197 return 0;
198}
Lad, Prabhakar16787da2012-06-24 21:35:15 +0000199
200#ifdef CONFIG_DAVINCI_MMC
201static struct davinci_mmc mmc_sd0 = {
202 .reg_base = (struct davinci_mmc_regs *)DAVINCI_MMC_SD0_BASE,
203 .host_caps = MMC_MODE_4BIT, /* DA850 supports only 4-bit SD/MMC */
204 .voltages = MMC_VDD_32_33 | MMC_VDD_33_34,
205 .version = MMC_CTLR_VERSION_2,
206};
207
208int board_mmc_init(bd_t *bis)
209{
210 mmc_sd0.input_clk = clk_get(DAVINCI_MMCSD_CLKID);
211
212 /* Add slot-0 to mmc subsystem */
213 return davinci_mmc_init(bis, &mmc_sd0);
214}
215#endif
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -0400216
Christian Rieschb10592f2011-11-28 23:46:18 +0000217static const struct pinmux_config gpio_pins[] = {
218#ifdef CONFIG_USE_NOR
219 /* GP0[11] is required for NOR to work on Rev 3 EVMs */
220 { pinmux(0), 8, 4 }, /* GP0[11] */
221#endif
Lad, Prabhakar16787da2012-06-24 21:35:15 +0000222#ifdef CONFIG_DAVINCI_MMC
223 /* GP0[11] is required for SD to work on Rev 3 EVMs */
224 { pinmux(0), 8, 4 }, /* GP0[11] */
225#endif
Christian Rieschb10592f2011-11-28 23:46:18 +0000226};
227
Christian Riesch63e341b2011-12-09 09:47:37 +0000228const struct pinmux_resource pinmuxes[] = {
Christian Riesch0db1ffd2011-11-28 23:46:16 +0000229#ifdef CONFIG_DRIVER_TI_EMAC
Christian Rieschb10592f2011-11-28 23:46:18 +0000230 PINMUX_ITEM(emac_pins_mdio),
231#ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
232 PINMUX_ITEM(emac_pins_rmii),
233#else
234 PINMUX_ITEM(emac_pins_mii),
235#endif
Christian Riesch0db1ffd2011-11-28 23:46:16 +0000236#endif
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530237#ifdef CONFIG_SPI_FLASH
Christian Rieschb10592f2011-11-28 23:46:18 +0000238 PINMUX_ITEM(spi1_pins_base),
239 PINMUX_ITEM(spi1_pins_scs0),
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530240#endif
Christian Rieschb10592f2011-11-28 23:46:18 +0000241 PINMUX_ITEM(uart2_pins_txrx),
242 PINMUX_ITEM(uart2_pins_rtscts),
243 PINMUX_ITEM(i2c0_pins),
Ben Gardinerf522c1b2010-10-14 17:26:19 -0400244#ifdef CONFIG_NAND_DAVINCI
Christian Rieschb10592f2011-11-28 23:46:18 +0000245 PINMUX_ITEM(emifa_pins_cs3),
246 PINMUX_ITEM(emifa_pins_cs4),
247 PINMUX_ITEM(emifa_pins_nand),
Nagabhushana Netagunte87539bf2011-09-03 22:18:32 -0400248#elif defined(CONFIG_USE_NOR)
Christian Rieschb10592f2011-11-28 23:46:18 +0000249 PINMUX_ITEM(emifa_pins_cs2),
250 PINMUX_ITEM(emifa_pins_nor),
Ben Gardinerf522c1b2010-10-14 17:26:19 -0400251#endif
Christian Rieschb10592f2011-11-28 23:46:18 +0000252 PINMUX_ITEM(gpio_pins),
Lad, Prabhakar16787da2012-06-24 21:35:15 +0000253#ifdef CONFIG_DAVINCI_MMC
254 PINMUX_ITEM(mmc0_pins),
255#endif
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530256};
257
Christian Riesch63e341b2011-12-09 09:47:37 +0000258const int pinmuxes_size = ARRAY_SIZE(pinmuxes);
259
Sughosh Ganua2616972012-02-02 00:44:41 +0000260const struct lpsc_resource lpsc[] = {
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530261 { DAVINCI_LPSC_AEMIF }, /* NAND, NOR */
262 { DAVINCI_LPSC_SPI1 }, /* Serial Flash */
263 { DAVINCI_LPSC_EMAC }, /* image download */
264 { DAVINCI_LPSC_UART2 }, /* console */
265 { DAVINCI_LPSC_GPIO },
Lad, Prabhakar16787da2012-06-24 21:35:15 +0000266#ifdef CONFIG_DAVINCI_MMC
267 { DAVINCI_LPSC_MMC_SD },
268#endif
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530269};
270
Sughosh Ganua2616972012-02-02 00:44:41 +0000271const int lpsc_size = ARRAY_SIZE(lpsc);
272
Sekhar Nori6e112202010-11-19 11:39:48 -0500273#ifndef CONFIG_DA850_EVM_MAX_CPU_CLK
274#define CONFIG_DA850_EVM_MAX_CPU_CLK 300000000
275#endif
276
Manjunath Hadliac37fcb2011-10-10 21:06:38 +0000277#define REV_AM18X_EVM 0x100
278
Sekhar Nori6e112202010-11-19 11:39:48 -0500279/*
280 * get_board_rev() - setup to pass kernel board revision information
281 * Returns:
282 * bit[0-3] Maximum cpu clock rate supported by onboard SoC
283 * 0000b - 300 MHz
284 * 0001b - 372 MHz
285 * 0010b - 408 MHz
286 * 0011b - 456 MHz
287 */
288u32 get_board_rev(void)
289{
290 char *s;
291 u32 maxcpuclk = CONFIG_DA850_EVM_MAX_CPU_CLK;
292 u32 rev = 0;
293
294 s = getenv("maxcpuclk");
295 if (s)
296 maxcpuclk = simple_strtoul(s, NULL, 10);
297
298 if (maxcpuclk >= 456000000)
299 rev = 3;
300 else if (maxcpuclk >= 408000000)
301 rev = 2;
302 else if (maxcpuclk >= 372000000)
303 rev = 1;
Manjunath Hadliac37fcb2011-10-10 21:06:38 +0000304#ifdef CONFIG_DA850_AM18X_EVM
305 rev |= REV_AM18X_EVM;
306#endif
Sekhar Nori6e112202010-11-19 11:39:48 -0500307 return rev;
308}
309
Christian Riesch79b0c8a2011-10-13 00:52:29 +0000310int board_early_init_f(void)
311{
312 /*
313 * Power on required peripherals
314 * ARM does not have access by default to PSC0 and PSC1
315 * assuming here that the DSP bootloader has set the IOPU
316 * such that PSC access is available to ARM
317 */
318 if (da8xx_configure_lpsc_items(lpsc, ARRAY_SIZE(lpsc)))
319 return 1;
320
321 return 0;
322}
323
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530324int board_init(void)
325{
Rajashekhara, Sudhakar12ca04b2012-06-24 21:35:16 +0000326#if defined(CONFIG_USE_NOR) || defined(CONFIG_DAVINCI_MMC)
Nagabhushana Netagunte63e201f2011-09-03 22:21:04 -0400327 u32 val;
Wolfgang Denk46de2d92011-09-05 05:26:27 +0000328#endif
329
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530330#ifndef CONFIG_USE_IRQ
331 irq_init();
332#endif
333
Ben Gardinercf86d2c2010-10-14 17:26:22 -0400334#ifdef CONFIG_NAND_DAVINCI
335 /*
336 * NAND CS setup - cycle counts based on da850evm NAND timings in the
337 * Linux kernel @ 25MHz EMIFA
338 */
Lad, Prabhakard79255d2012-06-24 21:35:21 +0000339 writel((DAVINCI_ABCR_WSETUP(2) |
340 DAVINCI_ABCR_WSTROBE(2) |
341 DAVINCI_ABCR_WHOLD(1) |
342 DAVINCI_ABCR_RSETUP(1) |
343 DAVINCI_ABCR_RSTROBE(4) |
Ben Gardinercf86d2c2010-10-14 17:26:22 -0400344 DAVINCI_ABCR_RHOLD(0) |
Ben Gardinerf5583802011-04-20 16:25:06 -0400345 DAVINCI_ABCR_TA(1) |
Ben Gardinercf86d2c2010-10-14 17:26:22 -0400346 DAVINCI_ABCR_ASIZE_8BIT),
347 &davinci_emif_regs->ab2cr); /* CS3 */
348#endif
349
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530350 /* arch number of the board */
351 gd->bd->bi_arch_number = MACH_TYPE_DAVINCI_DA850_EVM;
352
353 /* address of boot parameters */
354 gd->bd->bi_boot_params = LINUX_BOOT_PARAM_ADDR;
355
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530356 /* setup the SUSPSRC for ARM to control emulation suspend */
357 writel(readl(&davinci_syscfg_regs->suspsrc) &
358 ~(DAVINCI_SYSCFG_SUSPSRC_EMAC | DAVINCI_SYSCFG_SUSPSRC_I2C |
359 DAVINCI_SYSCFG_SUSPSRC_SPI1 | DAVINCI_SYSCFG_SUSPSRC_TIMER0 |
360 DAVINCI_SYSCFG_SUSPSRC_UART2),
361 &davinci_syscfg_regs->suspsrc);
362
363 /* configure pinmux settings */
364 if (davinci_configure_pin_mux_items(pinmuxes, ARRAY_SIZE(pinmuxes)))
365 return 1;
366
Nagabhushana Netagunte63e201f2011-09-03 22:21:04 -0400367#ifdef CONFIG_USE_NOR
368 /* Set the GPIO direction as output */
369 clrbits_be32((u32 *)GPIO_BANK0_REG_DIR_ADDR, (0x01 << 11));
370
371 /* Set the output as low */
372 val = readl(GPIO_BANK0_REG_SET_ADDR);
373 val |= (0x01 << 11);
374 writel(val, GPIO_BANK0_REG_CLR_ADDR);
375#endif
376
Rajashekhara, Sudhakar12ca04b2012-06-24 21:35:16 +0000377#ifdef CONFIG_DAVINCI_MMC
378 /* Set the GPIO direction as output */
379 clrbits_le32((u32 *)GPIO_BANK0_REG_DIR_ADDR, (0x01 << 11));
380
381 /* Set the output as high */
382 val = readl(GPIO_BANK0_REG_SET_ADDR);
383 val |= (0x01 << 11);
384 writel(val, GPIO_BANK0_REG_SET_ADDR);
385#endif
386
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400387#ifdef CONFIG_DRIVER_TI_EMAC
Stefano Babic6470f732010-11-30 11:32:10 -0500388 davinci_emac_mii_mode_sel(HAS_RMII);
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400389#endif /* CONFIG_DRIVER_TI_EMAC */
390
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530391 /* enable the console UART */
392 writel((DAVINCI_UART_PWREMU_MGMT_FREE | DAVINCI_UART_PWREMU_MGMT_URRST |
393 DAVINCI_UART_PWREMU_MGMT_UTRST),
394 &davinci_uart2_ctrl_regs->pwremu_mgmt);
395
396 return 0;
397}
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400398
399#ifdef CONFIG_DRIVER_TI_EMAC
400
Sudhakar Rajashekhara5851e122010-11-18 09:59:37 -0500401#ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
402/**
403 * rmii_hw_init
404 *
405 * DA850/OMAP-L138 EVM can interface to a daughter card for
406 * additional features. This card has an I2C GPIO Expander TCA6416
407 * to select the required functions like camera, RMII Ethernet,
408 * character LCD, video.
409 *
410 * Initialization of the expander involves configuring the
411 * polarity and direction of the ports. P07-P05 are used here.
412 * These ports are connected to a Mux chip which enables only one
413 * functionality at a time.
414 *
415 * For RMII phy to respond, the MII MDIO clock has to be disabled
416 * since both the PHY devices have address as zero. The MII MDIO
417 * clock is controlled via GPIO2[6].
418 *
419 * This code is valid for Beta version of the hardware
420 */
421int rmii_hw_init(void)
422{
423 const struct pinmux_config gpio_pins[] = {
424 { pinmux(6), 8, 1 }
425 };
426 u_int8_t buf[2];
427 unsigned int temp;
428 int ret;
429
430 /* PinMux for GPIO */
431 if (davinci_configure_pin_mux(gpio_pins, ARRAY_SIZE(gpio_pins)) != 0)
432 return 1;
433
434 /* I2C Exapnder configuration */
435 /* Set polarity to non-inverted */
436 buf[0] = 0x0;
437 buf[1] = 0x0;
438 ret = i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 4, 1, buf, 2);
439 if (ret) {
440 printf("\nExpander @ 0x%02x write FAILED!!!\n",
441 CONFIG_SYS_I2C_EXPANDER_ADDR);
442 return ret;
443 }
444
445 /* Configure P07-P05 as outputs */
446 buf[0] = 0x1f;
447 buf[1] = 0xff;
448 ret = i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 6, 1, buf, 2);
449 if (ret) {
450 printf("\nExpander @ 0x%02x write FAILED!!!\n",
451 CONFIG_SYS_I2C_EXPANDER_ADDR);
452 }
453
454 /* For Ethernet RMII selection
455 * P07(SelA)=0
456 * P06(SelB)=1
457 * P05(SelC)=1
458 */
459 if (i2c_read(CONFIG_SYS_I2C_EXPANDER_ADDR, 2, 1, buf, 1)) {
460 printf("\nExpander @ 0x%02x read FAILED!!!\n",
461 CONFIG_SYS_I2C_EXPANDER_ADDR);
462 }
463
464 buf[0] &= 0x1f;
465 buf[0] |= (0 << 7) | (1 << 6) | (1 << 5);
466 if (i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 2, 1, buf, 1)) {
467 printf("\nExpander @ 0x%02x write FAILED!!!\n",
468 CONFIG_SYS_I2C_EXPANDER_ADDR);
469 }
470
471 /* Set the output as high */
472 temp = REG(GPIO_BANK2_REG_SET_ADDR);
473 temp |= (0x01 << 6);
474 REG(GPIO_BANK2_REG_SET_ADDR) = temp;
475
476 /* Set the GPIO direction as output */
477 temp = REG(GPIO_BANK2_REG_DIR_ADDR);
478 temp &= ~(0x01 << 6);
479 REG(GPIO_BANK2_REG_DIR_ADDR) = temp;
480
481 return 0;
482}
483#endif /* CONFIG_DRIVER_TI_EMAC_USE_RMII */
484
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400485/*
486 * Initializes on-board ethernet controllers.
487 */
488int board_eth_init(bd_t *bis)
489{
Sudhakar Rajashekhara5851e122010-11-18 09:59:37 -0500490#ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
491 /* Select RMII fucntion through the expander */
492 if (rmii_hw_init())
493 printf("RMII hardware init failed!!!\n");
494#endif
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400495 if (!davinci_emac_initialize()) {
496 printf("Error: Ethernet init failed!\n");
497 return -1;
498 }
499
500 return 0;
501}
502#endif /* CONFIG_DRIVER_TI_EMAC */