blob: 9bd3e7146c435e884ed7ce4ed4f26cd50cb3506f [file] [log] [blame]
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +05301/*
2 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * Based on da830evm.c. Original Copyrights follow:
5 *
6 * Copyright (C) 2009 Nick Thompson, GE Fanuc, Ltd. <nick.thompson@gefanuc.com>
7 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 */
23
24#include <common.h>
25#include <i2c.h>
Ben Gardiner4b9538a2010-10-14 17:26:29 -040026#include <net.h>
27#include <netdev.h>
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053028#include <asm/arch/hardware.h>
Ben Gardinercf86d2c2010-10-14 17:26:22 -040029#include <asm/arch/emif_defs.h>
Ben Gardiner4b9538a2010-10-14 17:26:29 -040030#include <asm/arch/emac_defs.h>
Christian Rieschb10592f2011-11-28 23:46:18 +000031#include <asm/arch/pinmux_defs.h>
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053032#include <asm/io.h>
Sughosh Ganu80995f92010-11-28 20:21:27 -050033#include <asm/arch/davinci_misc.h>
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -040034#include <hwconfig.h>
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053035
36DECLARE_GLOBAL_DATA_PTR;
37
Ben Gardiner4b9538a2010-10-14 17:26:29 -040038#ifdef CONFIG_DRIVER_TI_EMAC
Sudhakar Rajashekhara5851e122010-11-18 09:59:37 -050039#ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
40#define HAS_RMII 1
41#else
42#define HAS_RMII 0
43#endif
44#endif /* CONFIG_DRIVER_TI_EMAC */
Ben Gardinerf522c1b2010-10-14 17:26:19 -040045
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -040046void dsp_lpsc_on(unsigned domain, unsigned int id)
47{
48 dv_reg_p mdstat, mdctl, ptstat, ptcmd;
49 struct davinci_psc_regs *psc_regs;
50
51 psc_regs = davinci_psc0_regs;
52 mdstat = &psc_regs->psc0.mdstat[id];
53 mdctl = &psc_regs->psc0.mdctl[id];
54 ptstat = &psc_regs->ptstat;
55 ptcmd = &psc_regs->ptcmd;
56
57 while (*ptstat & (0x1 << domain))
58 ;
59
60 if ((*mdstat & 0x1f) == 0x03)
61 return; /* Already on and enabled */
62
63 *mdctl |= 0x03;
64
65 *ptcmd = 0x1 << domain;
66
67 while (*ptstat & (0x1 << domain))
68 ;
69 while ((*mdstat & 0x1f) != 0x03)
70 ; /* Probably an overkill... */
71}
72
73static void dspwake(void)
74{
75 unsigned *resetvect = (unsigned *)DAVINCI_L3CBARAM_BASE;
76 u32 val;
77
78 /* if the device is ARM only, return */
79 if ((readl(CHIP_REV_ID_REG) & 0x3f) == 0x10)
80 return;
81
82 if (hwconfig_subarg_cmp_f("dsp", "wake", "no", NULL))
83 return;
84
85 *resetvect++ = 0x1E000; /* DSP Idle */
86 /* clear out the next 10 words as NOP */
87 memset(resetvect, 0, sizeof(unsigned) *10);
88
89 /* setup the DSP reset vector */
90 writel(DAVINCI_L3CBARAM_BASE, HOST1CFG);
91
92 dsp_lpsc_on(1, DAVINCI_LPSC_GEM);
93 val = readl(PSC0_MDCTL + (15 * 4));
94 val |= 0x100;
95 writel(val, (PSC0_MDCTL + (15 * 4)));
96}
97
98int misc_init_r(void)
99{
100 dspwake();
101 return 0;
102}
103
Christian Rieschb10592f2011-11-28 23:46:18 +0000104static const struct pinmux_config gpio_pins[] = {
105#ifdef CONFIG_USE_NOR
106 /* GP0[11] is required for NOR to work on Rev 3 EVMs */
107 { pinmux(0), 8, 4 }, /* GP0[11] */
108#endif
109};
110
Christian Riesch63e341b2011-12-09 09:47:37 +0000111const struct pinmux_resource pinmuxes[] = {
Christian Riesch0db1ffd2011-11-28 23:46:16 +0000112#ifdef CONFIG_DRIVER_TI_EMAC
Christian Rieschb10592f2011-11-28 23:46:18 +0000113 PINMUX_ITEM(emac_pins_mdio),
114#ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
115 PINMUX_ITEM(emac_pins_rmii),
116#else
117 PINMUX_ITEM(emac_pins_mii),
118#endif
Christian Riesch0db1ffd2011-11-28 23:46:16 +0000119#endif
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530120#ifdef CONFIG_SPI_FLASH
Christian Rieschb10592f2011-11-28 23:46:18 +0000121 PINMUX_ITEM(spi1_pins_base),
122 PINMUX_ITEM(spi1_pins_scs0),
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530123#endif
Christian Rieschb10592f2011-11-28 23:46:18 +0000124 PINMUX_ITEM(uart2_pins_txrx),
125 PINMUX_ITEM(uart2_pins_rtscts),
126 PINMUX_ITEM(i2c0_pins),
Ben Gardinerf522c1b2010-10-14 17:26:19 -0400127#ifdef CONFIG_NAND_DAVINCI
Christian Rieschb10592f2011-11-28 23:46:18 +0000128 PINMUX_ITEM(emifa_pins_cs3),
129 PINMUX_ITEM(emifa_pins_cs4),
130 PINMUX_ITEM(emifa_pins_nand),
Nagabhushana Netagunte87539bf2011-09-03 22:18:32 -0400131#elif defined(CONFIG_USE_NOR)
Christian Rieschb10592f2011-11-28 23:46:18 +0000132 PINMUX_ITEM(emifa_pins_cs2),
133 PINMUX_ITEM(emifa_pins_nor),
Ben Gardinerf522c1b2010-10-14 17:26:19 -0400134#endif
Christian Rieschb10592f2011-11-28 23:46:18 +0000135 PINMUX_ITEM(gpio_pins),
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530136};
137
Christian Riesch63e341b2011-12-09 09:47:37 +0000138const int pinmuxes_size = ARRAY_SIZE(pinmuxes);
139
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530140static const struct lpsc_resource lpsc[] = {
141 { DAVINCI_LPSC_AEMIF }, /* NAND, NOR */
142 { DAVINCI_LPSC_SPI1 }, /* Serial Flash */
143 { DAVINCI_LPSC_EMAC }, /* image download */
144 { DAVINCI_LPSC_UART2 }, /* console */
145 { DAVINCI_LPSC_GPIO },
146};
147
Sekhar Nori6e112202010-11-19 11:39:48 -0500148#ifndef CONFIG_DA850_EVM_MAX_CPU_CLK
149#define CONFIG_DA850_EVM_MAX_CPU_CLK 300000000
150#endif
151
Manjunath Hadliac37fcb2011-10-10 21:06:38 +0000152#define REV_AM18X_EVM 0x100
153
Sekhar Nori6e112202010-11-19 11:39:48 -0500154/*
155 * get_board_rev() - setup to pass kernel board revision information
156 * Returns:
157 * bit[0-3] Maximum cpu clock rate supported by onboard SoC
158 * 0000b - 300 MHz
159 * 0001b - 372 MHz
160 * 0010b - 408 MHz
161 * 0011b - 456 MHz
162 */
163u32 get_board_rev(void)
164{
165 char *s;
166 u32 maxcpuclk = CONFIG_DA850_EVM_MAX_CPU_CLK;
167 u32 rev = 0;
168
169 s = getenv("maxcpuclk");
170 if (s)
171 maxcpuclk = simple_strtoul(s, NULL, 10);
172
173 if (maxcpuclk >= 456000000)
174 rev = 3;
175 else if (maxcpuclk >= 408000000)
176 rev = 2;
177 else if (maxcpuclk >= 372000000)
178 rev = 1;
Manjunath Hadliac37fcb2011-10-10 21:06:38 +0000179#ifdef CONFIG_DA850_AM18X_EVM
180 rev |= REV_AM18X_EVM;
181#endif
Sekhar Nori6e112202010-11-19 11:39:48 -0500182 return rev;
183}
184
Christian Riesch79b0c8a2011-10-13 00:52:29 +0000185int board_early_init_f(void)
186{
187 /*
188 * Power on required peripherals
189 * ARM does not have access by default to PSC0 and PSC1
190 * assuming here that the DSP bootloader has set the IOPU
191 * such that PSC access is available to ARM
192 */
193 if (da8xx_configure_lpsc_items(lpsc, ARRAY_SIZE(lpsc)))
194 return 1;
195
196 return 0;
197}
198
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530199int board_init(void)
200{
Wolfgang Denk46de2d92011-09-05 05:26:27 +0000201#ifdef CONFIG_USE_NOR
Nagabhushana Netagunte63e201f2011-09-03 22:21:04 -0400202 u32 val;
Wolfgang Denk46de2d92011-09-05 05:26:27 +0000203#endif
204
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530205#ifndef CONFIG_USE_IRQ
206 irq_init();
207#endif
208
Ben Gardinercf86d2c2010-10-14 17:26:22 -0400209#ifdef CONFIG_NAND_DAVINCI
210 /*
211 * NAND CS setup - cycle counts based on da850evm NAND timings in the
212 * Linux kernel @ 25MHz EMIFA
213 */
214 writel((DAVINCI_ABCR_WSETUP(0) |
Ben Gardinerf5583802011-04-20 16:25:06 -0400215 DAVINCI_ABCR_WSTROBE(1) |
Ben Gardinercf86d2c2010-10-14 17:26:22 -0400216 DAVINCI_ABCR_WHOLD(0) |
217 DAVINCI_ABCR_RSETUP(0) |
218 DAVINCI_ABCR_RSTROBE(1) |
219 DAVINCI_ABCR_RHOLD(0) |
Ben Gardinerf5583802011-04-20 16:25:06 -0400220 DAVINCI_ABCR_TA(1) |
Ben Gardinercf86d2c2010-10-14 17:26:22 -0400221 DAVINCI_ABCR_ASIZE_8BIT),
222 &davinci_emif_regs->ab2cr); /* CS3 */
223#endif
224
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530225 /* arch number of the board */
226 gd->bd->bi_arch_number = MACH_TYPE_DAVINCI_DA850_EVM;
227
228 /* address of boot parameters */
229 gd->bd->bi_boot_params = LINUX_BOOT_PARAM_ADDR;
230
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530231 /* setup the SUSPSRC for ARM to control emulation suspend */
232 writel(readl(&davinci_syscfg_regs->suspsrc) &
233 ~(DAVINCI_SYSCFG_SUSPSRC_EMAC | DAVINCI_SYSCFG_SUSPSRC_I2C |
234 DAVINCI_SYSCFG_SUSPSRC_SPI1 | DAVINCI_SYSCFG_SUSPSRC_TIMER0 |
235 DAVINCI_SYSCFG_SUSPSRC_UART2),
236 &davinci_syscfg_regs->suspsrc);
237
238 /* configure pinmux settings */
239 if (davinci_configure_pin_mux_items(pinmuxes, ARRAY_SIZE(pinmuxes)))
240 return 1;
241
Nagabhushana Netagunte63e201f2011-09-03 22:21:04 -0400242#ifdef CONFIG_USE_NOR
243 /* Set the GPIO direction as output */
244 clrbits_be32((u32 *)GPIO_BANK0_REG_DIR_ADDR, (0x01 << 11));
245
246 /* Set the output as low */
247 val = readl(GPIO_BANK0_REG_SET_ADDR);
248 val |= (0x01 << 11);
249 writel(val, GPIO_BANK0_REG_CLR_ADDR);
250#endif
251
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400252#ifdef CONFIG_DRIVER_TI_EMAC
Stefano Babic6470f732010-11-30 11:32:10 -0500253 davinci_emac_mii_mode_sel(HAS_RMII);
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400254#endif /* CONFIG_DRIVER_TI_EMAC */
255
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530256 /* enable the console UART */
257 writel((DAVINCI_UART_PWREMU_MGMT_FREE | DAVINCI_UART_PWREMU_MGMT_URRST |
258 DAVINCI_UART_PWREMU_MGMT_UTRST),
259 &davinci_uart2_ctrl_regs->pwremu_mgmt);
260
261 return 0;
262}
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400263
264#ifdef CONFIG_DRIVER_TI_EMAC
265
Sudhakar Rajashekhara5851e122010-11-18 09:59:37 -0500266#ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
267/**
268 * rmii_hw_init
269 *
270 * DA850/OMAP-L138 EVM can interface to a daughter card for
271 * additional features. This card has an I2C GPIO Expander TCA6416
272 * to select the required functions like camera, RMII Ethernet,
273 * character LCD, video.
274 *
275 * Initialization of the expander involves configuring the
276 * polarity and direction of the ports. P07-P05 are used here.
277 * These ports are connected to a Mux chip which enables only one
278 * functionality at a time.
279 *
280 * For RMII phy to respond, the MII MDIO clock has to be disabled
281 * since both the PHY devices have address as zero. The MII MDIO
282 * clock is controlled via GPIO2[6].
283 *
284 * This code is valid for Beta version of the hardware
285 */
286int rmii_hw_init(void)
287{
288 const struct pinmux_config gpio_pins[] = {
289 { pinmux(6), 8, 1 }
290 };
291 u_int8_t buf[2];
292 unsigned int temp;
293 int ret;
294
295 /* PinMux for GPIO */
296 if (davinci_configure_pin_mux(gpio_pins, ARRAY_SIZE(gpio_pins)) != 0)
297 return 1;
298
299 /* I2C Exapnder configuration */
300 /* Set polarity to non-inverted */
301 buf[0] = 0x0;
302 buf[1] = 0x0;
303 ret = i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 4, 1, buf, 2);
304 if (ret) {
305 printf("\nExpander @ 0x%02x write FAILED!!!\n",
306 CONFIG_SYS_I2C_EXPANDER_ADDR);
307 return ret;
308 }
309
310 /* Configure P07-P05 as outputs */
311 buf[0] = 0x1f;
312 buf[1] = 0xff;
313 ret = i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 6, 1, buf, 2);
314 if (ret) {
315 printf("\nExpander @ 0x%02x write FAILED!!!\n",
316 CONFIG_SYS_I2C_EXPANDER_ADDR);
317 }
318
319 /* For Ethernet RMII selection
320 * P07(SelA)=0
321 * P06(SelB)=1
322 * P05(SelC)=1
323 */
324 if (i2c_read(CONFIG_SYS_I2C_EXPANDER_ADDR, 2, 1, buf, 1)) {
325 printf("\nExpander @ 0x%02x read FAILED!!!\n",
326 CONFIG_SYS_I2C_EXPANDER_ADDR);
327 }
328
329 buf[0] &= 0x1f;
330 buf[0] |= (0 << 7) | (1 << 6) | (1 << 5);
331 if (i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 2, 1, buf, 1)) {
332 printf("\nExpander @ 0x%02x write FAILED!!!\n",
333 CONFIG_SYS_I2C_EXPANDER_ADDR);
334 }
335
336 /* Set the output as high */
337 temp = REG(GPIO_BANK2_REG_SET_ADDR);
338 temp |= (0x01 << 6);
339 REG(GPIO_BANK2_REG_SET_ADDR) = temp;
340
341 /* Set the GPIO direction as output */
342 temp = REG(GPIO_BANK2_REG_DIR_ADDR);
343 temp &= ~(0x01 << 6);
344 REG(GPIO_BANK2_REG_DIR_ADDR) = temp;
345
346 return 0;
347}
348#endif /* CONFIG_DRIVER_TI_EMAC_USE_RMII */
349
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400350/*
351 * Initializes on-board ethernet controllers.
352 */
353int board_eth_init(bd_t *bis)
354{
Sudhakar Rajashekhara5851e122010-11-18 09:59:37 -0500355#ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
356 /* Select RMII fucntion through the expander */
357 if (rmii_hw_init())
358 printf("RMII hardware init failed!!!\n");
359#endif
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400360 if (!davinci_emac_initialize()) {
361 printf("Error: Ethernet init failed!\n");
362 return -1;
363 }
364
365 return 0;
366}
367#endif /* CONFIG_DRIVER_TI_EMAC */