blob: cf6b1b9b63473f782ab7f0683763d22f865781e3 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Lei Wen20014762011-02-09 18:06:58 +05302/*
3 * (C) Copyright 2011
4 * Marvell Semiconductor <www.marvell.com>
5 * Written-by: Lei Wen <leiwen@marvell.com>
Lei Wen20014762011-02-09 18:06:58 +05306 */
7
8/*
9 * This file should be included in board config header file.
10 *
11 * It supports common definitions for Kirkwood platform
12 */
13
14#ifndef _KW_CONFIG_H
15#define _KW_CONFIG_H
16
17#if defined (CONFIG_KW88F6281)
18#include <asm/arch/kw88f6281.h>
19#elif defined (CONFIG_KW88F6192)
20#include <asm/arch/kw88f6192.h>
21#else
22#error "SOC Name not defined"
23#endif /* CONFIG_KW88F6281 */
24
Stefan Roesec2437842014-10-22 12:13:06 +020025#include <asm/arch/soc.h>
Lei Wen20014762011-02-09 18:06:58 +053026#define CONFIG_KIRKWOOD_EGIGA_INIT /* Enable GbePort0/1 for kernel */
27#define CONFIG_KIRKWOOD_RGMII_PAD_1V8 /* Set RGMII Pad voltage to 1.8V */
28#define CONFIG_KIRKWOOD_PCIE_INIT /* Enable PCIE Port0 for kernel */
29
30/*
31 * By default kwbimage.cfg from board specific folder is used
32 * If for some board, different configuration file need to be used,
33 * CONFIG_SYS_KWD_CONFIG should be defined in board specific header file
34 */
35#ifndef CONFIG_SYS_KWD_CONFIG
Masahiro Yamadad6acdf22014-03-11 11:05:17 +090036#define CONFIG_SYS_KWD_CONFIG $(CONFIG_BOARDDIR)/kwbimage.cfg
Lei Wen20014762011-02-09 18:06:58 +053037#endif /* CONFIG_SYS_KWD_CONFIG */
38
39/* Kirkwood has 2k of Security SRAM, use it for SP */
40#define CONFIG_SYS_INIT_SP_ADDR 0xC8012000
Lei Wen20014762011-02-09 18:06:58 +053041
Paul Kocialkowski2fae3e72015-04-10 23:09:51 +020042#define CONFIG_I2C_MVTWSI_BASE0 KW_TWSI_BASE
Lei Wen20014762011-02-09 18:06:58 +053043#define MV_UART_CONSOLE_BASE KW_UART0_BASE
44#define MV_SATA_BASE KW_SATA_BASE
45#define MV_SATA_PORT0_OFFSET KW_SATA_PORT0_OFFSET
46#define MV_SATA_PORT1_OFFSET KW_SATA_PORT1_OFFSET
47
48/*
49 * NAND configuration
50 */
51#ifdef CONFIG_CMD_NAND
52#define CONFIG_NAND_KIRKWOOD
53#define CONFIG_SYS_NAND_BASE 0xD8000000 /* MV_DEFADR_NANDF */
54#define NAND_ALLOW_ERASE_ALL 1
55#endif
56
57/*
Lei Wen20014762011-02-09 18:06:58 +053058 * Ethernet Driver configuration
59 */
60#ifdef CONFIG_CMD_NET
Lei Wen20014762011-02-09 18:06:58 +053061#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */
Lei Wen20014762011-02-09 18:06:58 +053062#define CONFIG_RESET_PHY_R /* use reset_phy() to init mv8831116 PHY */
63#endif /* CONFIG_CMD_NET */
64
65/*
Lei Wen20014762011-02-09 18:06:58 +053066 * IDE Support on SATA ports
67 */
Simon Glassb569a012017-05-17 03:25:30 -060068#ifdef CONFIG_IDE
Lei Wen20014762011-02-09 18:06:58 +053069#define __io
Lei Wen20014762011-02-09 18:06:58 +053070/* Needs byte-swapping for ATA data register */
71#define CONFIG_IDE_SWAP_IO
72/* Data, registers and alternate blocks are at the same offset */
73#define CONFIG_SYS_ATA_DATA_OFFSET (0x0100)
74#define CONFIG_SYS_ATA_REG_OFFSET (0x0100)
75#define CONFIG_SYS_ATA_ALT_OFFSET (0x0100)
76/* Each 8-bit ATA register is aligned to a 4-bytes address */
77#define CONFIG_SYS_ATA_STRIDE 4
78/* Controller supports 48-bits LBA addressing */
79#define CONFIG_LBA48
Simon Glassb569a012017-05-17 03:25:30 -060080/* CONFIG_IDE requires some #defines for ATA registers */
Lei Wen20014762011-02-09 18:06:58 +053081#define CONFIG_SYS_IDE_MAXBUS 2
82#define CONFIG_SYS_IDE_MAXDEVICE 2
83/* ATA registers base is at SATA controller base */
84#define CONFIG_SYS_ATA_BASE_ADDR MV_SATA_BASE
Simon Glassb569a012017-05-17 03:25:30 -060085#endif /* CONFIG_IDE */
Lei Wen20014762011-02-09 18:06:58 +053086
Stefan Roese64174892015-10-22 12:36:31 +020087/* Use common timer */
88#define CONFIG_SYS_TIMER_COUNTS_DOWN
89#define CONFIG_SYS_TIMER_COUNTER (MVEBU_TIMER_BASE + 0x14)
90#define CONFIG_SYS_TIMER_RATE CONFIG_SYS_TCLK
91
Lei Wen20014762011-02-09 18:06:58 +053092#endif /* _KW_CONFIG_H */