blob: 71ba46412605353c8fa9ec5baf10c99dc7b5b3bb [file] [log] [blame]
Lei Wen20014762011-02-09 18:06:58 +05301/*
2 * (C) Copyright 2011
3 * Marvell Semiconductor <www.marvell.com>
4 * Written-by: Lei Wen <leiwen@marvell.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
22 * MA 02110-1301 USA
23 */
24
25/*
26 * This file should be included in board config header file.
27 *
28 * It supports common definitions for Kirkwood platform
29 */
30
31#ifndef _KW_CONFIG_H
32#define _KW_CONFIG_H
33
34#if defined (CONFIG_KW88F6281)
35#include <asm/arch/kw88f6281.h>
36#elif defined (CONFIG_KW88F6192)
37#include <asm/arch/kw88f6192.h>
38#else
39#error "SOC Name not defined"
40#endif /* CONFIG_KW88F6281 */
41
42#define CONFIG_ARM926EJS 1 /* Basic Architecture */
43
44#define CONFIG_MD5 /* get_random_hex on krikwood needs MD5 support */
45#define CONFIG_KIRKWOOD_EGIGA_INIT /* Enable GbePort0/1 for kernel */
46#define CONFIG_KIRKWOOD_RGMII_PAD_1V8 /* Set RGMII Pad voltage to 1.8V */
47#define CONFIG_KIRKWOOD_PCIE_INIT /* Enable PCIE Port0 for kernel */
48
49/*
50 * By default kwbimage.cfg from board specific folder is used
51 * If for some board, different configuration file need to be used,
52 * CONFIG_SYS_KWD_CONFIG should be defined in board specific header file
53 */
54#ifndef CONFIG_SYS_KWD_CONFIG
55#define CONFIG_SYS_KWD_CONFIG $(SRCTREE)/$(CONFIG_BOARDDIR)/kwbimage.cfg
56#endif /* CONFIG_SYS_KWD_CONFIG */
57
58/* Kirkwood has 2k of Security SRAM, use it for SP */
59#define CONFIG_SYS_INIT_SP_ADDR 0xC8012000
60#define CONFIG_NR_DRAM_BANKS_MAX 2
61
62#define CONFIG_I2C_MVTWSI_BASE KW_TWSI_BASE
63#define MV_UART_CONSOLE_BASE KW_UART0_BASE
64#define MV_SATA_BASE KW_SATA_BASE
65#define MV_SATA_PORT0_OFFSET KW_SATA_PORT0_OFFSET
66#define MV_SATA_PORT1_OFFSET KW_SATA_PORT1_OFFSET
67
68/*
69 * NAND configuration
70 */
71#ifdef CONFIG_CMD_NAND
72#define CONFIG_NAND_KIRKWOOD
73#define CONFIG_SYS_NAND_BASE 0xD8000000 /* MV_DEFADR_NANDF */
74#define NAND_ALLOW_ERASE_ALL 1
75#endif
76
77/*
78 * SPI Flash configuration
79 */
80#ifdef CONFIG_CMD_SF
81#define CONFIG_HARD_SPI 1
82#define CONFIG_KIRKWOOD_SPI 1
83#define CONFIG_ENV_SPI_BUS 0
84#define CONFIG_ENV_SPI_CS 0
85#define CONFIG_ENV_SPI_MAX_HZ 50000000 /*50Mhz */
86#endif
87
88/*
89 * Ethernet Driver configuration
90 */
91#ifdef CONFIG_CMD_NET
92#define CONFIG_CMD_MII
93#define CONFIG_NETCONSOLE /* include NetConsole support */
94#define CONFIG_NET_MULTI /* specify more that one ports available */
95#define CONFIG_MII /* expose smi ove miiphy interface */
96#define CONFIG_MVGBE /* Enable Marvell Gbe Controller Driver */
97#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */
98#define CONFIG_ENV_OVERWRITE /* ethaddr can be reprogrammed */
99#define CONFIG_RESET_PHY_R /* use reset_phy() to init mv8831116 PHY */
100#endif /* CONFIG_CMD_NET */
101
102/*
103 * USB/EHCI
104 */
105#ifdef CONFIG_CMD_USB
106#define CONFIG_USB_EHCI_KIRKWOOD
107#define CONFIG_EHCI_IS_TDI
108#endif /* CONFIG_CMD_USB */
109
110/*
111 * IDE Support on SATA ports
112 */
113#ifdef CONFIG_CMD_IDE
114#define __io
115#define CONFIG_CMD_EXT2
116#define CONFIG_MVSATA_IDE
117#define CONFIG_IDE_PREINIT
118#define CONFIG_MVSATA_IDE_USE_PORT1
119/* Needs byte-swapping for ATA data register */
120#define CONFIG_IDE_SWAP_IO
121/* Data, registers and alternate blocks are at the same offset */
122#define CONFIG_SYS_ATA_DATA_OFFSET (0x0100)
123#define CONFIG_SYS_ATA_REG_OFFSET (0x0100)
124#define CONFIG_SYS_ATA_ALT_OFFSET (0x0100)
125/* Each 8-bit ATA register is aligned to a 4-bytes address */
126#define CONFIG_SYS_ATA_STRIDE 4
127/* Controller supports 48-bits LBA addressing */
128#define CONFIG_LBA48
129/* CONFIG_CMD_IDE requires some #defines for ATA registers */
130#define CONFIG_SYS_IDE_MAXBUS 2
131#define CONFIG_SYS_IDE_MAXDEVICE 2
132/* ATA registers base is at SATA controller base */
133#define CONFIG_SYS_ATA_BASE_ADDR MV_SATA_BASE
134#endif /* CONFIG_CMD_IDE */
135
136/*
137 * I2C related stuff
138 */
139#ifdef CONFIG_CMD_I2C
140#define CONFIG_I2C_MVTWSI
141#define CONFIG_SYS_I2C_SLAVE 0x0
142#define CONFIG_SYS_I2C_SPEED 100000
143#endif
144
145#endif /* _KW_CONFIG_H */