blob: 093061b52ffca0453f7344d9b4ab48b1781ef960 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05002/*
Kumar Galaad4e9d42011-01-04 17:57:59 -06003 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Biwen Li037fa1a2020-05-01 20:56:37 +08004 * Copyright 2020 NXP
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05005 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Kumar Galaad4e9d42011-01-04 17:57:59 -060016#define CONFIG_SYS_SRIO
17#define CONFIG_SRIO1 /* SRIO port 1 */
18
Ed Swarthout95ae0a02007-07-27 01:50:52 -050019#define CONFIG_PCI1 /* PCI controller 1 */
Robert P. J. Daya8099812016-05-03 19:52:49 -040020#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050021#undef CONFIG_PCI2
Ed Swarthout95ae0a02007-07-27 01:50:52 -050022
Ed Swarthout95ae0a02007-07-27 01:50:52 -050023#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050024
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050025#ifndef __ASSEMBLY__
Simon Glassfb64e362020-05-10 11:40:09 -060026#include <linux/stringify.h>
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050027#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050028
29/*
30 * These can be toggled for performance analysis, otherwise use default.
31 */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050032#define CONFIG_L2_CACHE /* toggle L2 cache */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050033
34/*
35 * Only possible on E500 Version 2 or newer cores.
36 */
37#define CONFIG_ENABLE_36BIT_PHYS 1
38
Timur Tabid8f341c2011-08-04 18:03:41 -050039#define CONFIG_SYS_CCSRBAR 0xe0000000
40#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050041
Jon Loeligerc378bae2008-03-18 13:51:06 -050042/* DDR Setup */
Jon Loeligerc378bae2008-03-18 13:51:06 -050043#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
Jon Loeligerc378bae2008-03-18 13:51:06 -050044
Jon Loeligerc378bae2008-03-18 13:51:06 -050045#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
46
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
48#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050049
Jon Loeligerc378bae2008-03-18 13:51:06 -050050#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050051
Jon Loeligerc378bae2008-03-18 13:51:06 -050052/* I2C addresses of SPD EEPROMs */
53#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
54
55/* Make sure required options are set */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050056#ifndef CONFIG_SPD_EEPROM
57#error ("CONFIG_SPD_EEPROM is required")
58#endif
59
chenhui zhaoe97171e2011-10-13 13:40:59 +080060/*
61 * Physical Address Map
62 *
63 * 32bit:
64 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
65 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
66 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
67 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
68 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
69 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
70 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
71 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
72 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
73 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
74 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
75 *
chenhui zhaoa9dd52d2011-10-13 13:41:00 +080076 * 36bit:
77 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
78 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
79 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
80 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
81 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
82 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
83 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
84 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
85 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
86 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
87 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
88 *
chenhui zhaoe97171e2011-10-13 13:40:59 +080089 */
90
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050091/*
92 * Local Bus Definitions
93 */
94
95/*
96 * FLASH on the Local Bus
97 * Two banks, 8M each, using the CFI driver.
98 * Boot from BR0/OR0 bank at 0xff00_0000
99 * Alternate BR1/OR1 bank at 0xff80_0000
100 *
101 * BR0, BR1:
102 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
103 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
104 * Port Size = 16 bits = BRx[19:20] = 10
105 * Use GPCM = BRx[24:26] = 000
106 * Valid = BRx[31] = 1
107 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500108 * 0 4 8 12 16 20 24 28
109 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
110 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500111 *
112 * OR0, OR1:
113 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
114 * Reserved ORx[17:18] = 11, confusion here?
115 * CSNT = ORx[20] = 1
116 * ACS = half cycle delay = ORx[21:22] = 11
117 * SCY = 6 = ORx[24:27] = 0110
118 * TRLX = use relaxed timing = ORx[29] = 1
119 * EAD = use external address latch delay = OR[31] = 1
120 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500121 * 0 4 8 12 16 20 24 28
122 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500123 */
124
chenhui zhaoe97171e2011-10-13 13:40:59 +0800125#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800126#ifdef CONFIG_PHYS_64BIT
127#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
128#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800129#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800130#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500131
chenhui zhaoe97171e2011-10-13 13:40:59 +0800132#define CONFIG_SYS_FLASH_BANKS_LIST \
133 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
135#undef CONFIG_SYS_FLASH_CHECKSUM
136#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
137#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500138
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200139#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500140
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500142
chenhui zhao3560dbd2011-09-06 16:41:19 +0000143#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500144
145/*
146 * SDRAM on the Local Bus
147 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800148#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800149#ifdef CONFIG_PHYS_64BIT
150#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
151#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800152#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800153#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500155
156/*
157 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500159 *
160 * For BR2, need:
161 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
162 * port-size = 32-bits = BR2[19:20] = 11
163 * no parity checking = BR2[21:22] = 00
164 * SDRAM for MSEL = BR2[24:26] = 011
165 * Valid = BR[31] = 1
166 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500167 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500168 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
169 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500171 * FIXME: the top 17 bits of BR2.
172 */
173
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500174/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500176 *
177 * For OR2, need:
178 * 64MB mask for AM, OR2[0:7] = 1111 1100
179 * XAM, OR2[17:18] = 11
180 * 9 columns OR2[19-21] = 010
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500181 * 13 rows OR2[23-25] = 100
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500182 * EAD set for extra time OR[31] = 1
183 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500184 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500185 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
186 */
187
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
189#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
190#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
191#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500192
193/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500194 * Common settings for all Local Bus SDRAM commands.
195 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500196 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500197 * is OR'ed in too.
198 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500199#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
200 | LSDMR_PRETOACT7 \
201 | LSDMR_ACTTORW7 \
202 | LSDMR_BL8 \
203 | LSDMR_WRC4 \
204 | LSDMR_CL3 \
205 | LSDMR_RFEN \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500206 )
207
208/*
209 * The CADMUS registers are connected to CS3 on CDS.
210 * The new memory map places CADMUS at 0xf8000000.
211 *
212 * For BR3, need:
213 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
214 * port-size = 8-bits = BR[19:20] = 01
215 * no parity checking = BR[21:22] = 00
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500216 * GPMC for MSEL = BR[24:26] = 000
217 * Valid = BR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500218 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500219 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500220 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
221 *
222 * For OR3, need:
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500223 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500224 * disable buffer ctrl OR[19] = 0
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500225 * CSNT OR[20] = 1
226 * ACS OR[21:22] = 11
227 * XACS OR[23] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500228 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500229 * SETA OR[28] = 0
230 * TRLX OR[29] = 1
231 * EHTR OR[30] = 1
232 * EAD extra time OR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500233 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500234 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500235 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
236 */
237
Jon Loeliger6bcdb402008-03-19 15:02:07 -0500238#define CONFIG_FSL_CADMUS
239
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500240#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800241#ifdef CONFIG_PHYS_64BIT
242#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
243#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800244#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800245#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500246
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_INIT_RAM_LOCK 1
248#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200249#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500250
Wolfgang Denk0191e472010-10-26 14:34:52 +0200251#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500253
Hou Zhiqiang8547bb22019-08-20 09:35:35 +0000254#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500255
256/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_NS16550_SERIAL
258#define CONFIG_SYS_NS16550_REG_SIZE 1
259#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500260
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500262 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
263
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
265#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500266
Jon Loeliger43d818f2006-10-20 15:50:15 -0500267/*
268 * I2C
269 */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200270#if !CONFIG_IS_ENABLED(DM_I2C)
Heiko Schocherf2850742012-10-24 13:48:22 +0200271#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Biwen Li037fa1a2020-05-01 20:56:37 +0800272#else
273#define CONFIG_SYS_SPD_BUS_NUM 0
Biwen Li037fa1a2020-05-01 20:56:37 +0800274#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500275
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200276/* EEPROM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#define CONFIG_SYS_I2C_EEPROM_CCID
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200278
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500279/*
280 * General PCI
Sergei Shtylyov6ffad932006-12-27 22:07:15 +0300281 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500282 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600283#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800284#ifdef CONFIG_PHYS_64BIT
285#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
286#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
287#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600288#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600289#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800290#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600292#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600293#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800294#ifdef CONFIG_PHYS_64BIT
295#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
296#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800298#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500300
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500301#ifdef CONFIG_PCIE1
Kumar Galaef43b6e2008-12-02 16:08:39 -0600302#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800303#ifdef CONFIG_PHYS_64BIT
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800304#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
305#else
Kumar Galaef43b6e2008-12-02 16:08:39 -0600306#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800307#endif
Kumar Gala60ff4642008-12-02 16:08:40 -0600308#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800309#ifdef CONFIG_PHYS_64BIT
310#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
311#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200312#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800313#endif
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500314#endif
Zang Roy-r61911a5f77dc2006-12-14 14:14:55 +0800315
316/*
317 * RapidIO MMU
318 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800319#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800320#ifdef CONFIG_PHYS_64BIT
321#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
322#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800323#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800324#endif
Kumar Galaad4e9d42011-01-04 17:57:59 -0600325#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500326
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700327#ifdef CONFIG_LEGACY
328#define BRIDGE_ID 17
329#define VIA_ID 2
330#else
331#define BRIDGE_ID 28
332#define VIA_ID 4
333#endif
334
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500335#if defined(CONFIG_PCI)
chenhui zhao3560dbd2011-09-06 16:41:19 +0000336#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500337#endif /* CONFIG_PCI */
338
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500339#if defined(CONFIG_TSEC_ENET)
340
Kim Phillips177e58f2007-05-16 16:52:19 -0500341#define CONFIG_TSEC1 1
342#define CONFIG_TSEC1_NAME "eTSEC0"
343#define CONFIG_TSEC2 1
344#define CONFIG_TSEC2_NAME "eTSEC1"
345#define CONFIG_TSEC3 1
346#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500347#define CONFIG_TSEC4
Kim Phillips177e58f2007-05-16 16:52:19 -0500348#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500349#undef CONFIG_MPC85XX_FEC
350
351#define TSEC1_PHY_ADDR 0
352#define TSEC2_PHY_ADDR 1
353#define TSEC3_PHY_ADDR 2
354#define TSEC4_PHY_ADDR 3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500355
356#define TSEC1_PHYIDX 0
357#define TSEC2_PHYIDX 0
358#define TSEC3_PHYIDX 0
359#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500360#define TSEC1_FLAGS TSEC_GIGABIT
361#define TSEC2_FLAGS TSEC_GIGABIT
362#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
363#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500364
365/* Options are: eTSEC[0-3] */
366#define CONFIG_ETHPRIME "eTSEC0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500367#endif /* CONFIG_TSEC_ENET */
368
369/*
370 * Environment
371 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500372
373#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200374#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500375
Jon Loeligere63319f2007-06-13 13:22:08 -0500376/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500377 * Miscellaneous configurable options
378 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500379
380/*
381 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500382 * have to be in the first 64 MB of memory, since this is
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500383 * the maximum mapped by the Linux kernel during initialization.
384 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500385#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
386#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500387
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500388/*
389 * Environment Configuration
390 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500391#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500392#define CONFIG_HAS_ETH0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500393#define CONFIG_HAS_ETH1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500394#define CONFIG_HAS_ETH2
Andy Fleming239e75f2006-09-13 10:34:18 -0500395#define CONFIG_HAS_ETH3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500396#endif
397
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500398#define CONFIG_IPADDR 192.168.1.253
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500399
Mario Six790d8442018-03-28 14:38:20 +0200400#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000401#define CONFIG_ROOTPATH "/nfsroot"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500402#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500403
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500404#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500405#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500406#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500407
chenhui zhao3560dbd2011-09-06 16:41:19 +0000408#define CONFIG_EXTRA_ENV_SETTINGS \
409 "hwconfig=fsl_ddr:ecc=off\0" \
410 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200411 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000412 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200413 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
414 " +$filesize; " \
415 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
416 " +$filesize; " \
417 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
418 " $filesize; " \
419 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
420 " +$filesize; " \
421 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
422 " $filesize\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000423 "consoledev=ttyS1\0" \
424 "ramdiskaddr=2000000\0" \
425 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500426 "fdtaddr=1e00000\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000427 "fdtfile=mpc8548cds.dtb\0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500428
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500429#endif /* __CONFIG_H */